aboutsummaryrefslogtreecommitdiff
path: root/src/core/NEON/kernels/arm_gemm/indirect-interleaves/a64_interleave8_block8_s8_s8.hpp
diff options
context:
space:
mode:
Diffstat (limited to 'src/core/NEON/kernels/arm_gemm/indirect-interleaves/a64_interleave8_block8_s8_s8.hpp')
-rw-r--r--src/core/NEON/kernels/arm_gemm/indirect-interleaves/a64_interleave8_block8_s8_s8.hpp128
1 files changed, 64 insertions, 64 deletions
diff --git a/src/core/NEON/kernels/arm_gemm/indirect-interleaves/a64_interleave8_block8_s8_s8.hpp b/src/core/NEON/kernels/arm_gemm/indirect-interleaves/a64_interleave8_block8_s8_s8.hpp
index 704a4c9210..1330593cbf 100644
--- a/src/core/NEON/kernels/arm_gemm/indirect-interleaves/a64_interleave8_block8_s8_s8.hpp
+++ b/src/core/NEON/kernels/arm_gemm/indirect-interleaves/a64_interleave8_block8_s8_s8.hpp
@@ -1,5 +1,5 @@
/*
- * Copyright (c) 2019-2020 Arm Limited.
+ * Copyright (c) 2019-2021 Arm Limited.
*
* SPDX-License-Identifier: MIT
*
@@ -80,39 +80,39 @@ void interleave_block<8, 8, VLType::None, false>(
"blt 3f\n"
"2:" // Main loop head
"ldr q27, [x27], #0x10\n"
- "prfm pldl1keep, [x27, #0x70]\n"
+ "subs %x[width], %x[width], #0x10\n"
"ldr q24, [x26], #0x10\n"
"zip1 v26.2d, v27.2d, v24.2d\n"
- "prfm pldl1keep, [x26, #0x70]\n"
"ldr q25, [x25], #0x10\n"
+ "cmp %x[width], #0x10\n"
"zip2 v24.2d, v27.2d, v24.2d\n"
- "prfm pldl1keep, [x25, #0x70]\n"
"ldr q21, [x24], #0x10\n"
- "zip1 v23.2d, v25.2d, v21.2d\n"
- "prfm pldl1keep, [x24, #0x70]\n"
- "ldr q22, [x23], #0x10\n"
+ "ldr q23, [x23], #0x10\n"
+ "zip1 v22.2d, v25.2d, v21.2d\n"
+ "ldr q18, [x22], #0x10\n"
"zip2 v21.2d, v25.2d, v21.2d\n"
+ "ldr q20, [x21], #0x10\n"
+ "ldr q16, [x20], #0x10\n"
+ "zip1 v19.2d, v23.2d, v18.2d\n"
+ "prfm pldl1keep, [x27, #0x70]\n"
+ "zip2 v18.2d, v23.2d, v18.2d\n"
+ "prfm pldl1keep, [x26, #0x70]\n"
+ "zip1 v17.2d, v20.2d, v16.2d\n"
+ "prfm pldl1keep, [x25, #0x70]\n"
+ "zip2 v16.2d, v20.2d, v16.2d\n"
+ "prfm pldl1keep, [x24, #0x70]\n"
"prfm pldl1keep, [x23, #0x70]\n"
- "ldr q18, [x22], #0x10\n"
- "zip1 v20.2d, v22.2d, v18.2d\n"
"prfm pldl1keep, [x22, #0x70]\n"
- "ldr q19, [x21], #0x10\n"
- "zip2 v18.2d, v22.2d, v18.2d\n"
"prfm pldl1keep, [x21, #0x70]\n"
- "ldr q16, [x20], #0x10\n"
- "zip1 v17.2d, v19.2d, v16.2d\n"
"prfm pldl1keep, [x20, #0x70]\n"
"str q26, [%x[out_ptr], #0x0]\n"
- "zip2 v16.2d, v19.2d, v16.2d\n"
- "str q23, [%x[out_ptr], #0x10]\n"
- "str q20, [%x[out_ptr], #0x20]\n"
+ "str q22, [%x[out_ptr], #0x10]\n"
+ "str q19, [%x[out_ptr], #0x20]\n"
"str q17, [%x[out_ptr], #0x30]\n"
"str q24, [%x[out_ptr], #0x40]\n"
"str q21, [%x[out_ptr], #0x50]\n"
"str q18, [%x[out_ptr], #0x60]\n"
"str q16, [%x[out_ptr], #0x70]\n"
- "subs %x[width], %x[width], #0x10\n"
- "cmp %x[width], #0x10\n"
"add %x[out_ptr], %x[out_ptr], #0x80\n"
"bge 2b\n"
"3:" // Main loop skip
@@ -122,37 +122,37 @@ void interleave_block<8, 8, VLType::None, false>(
"ldr d24, [x26], #0x8\n"
"ldr d25, [x25], #0x8\n"
"ldr d21, [x24], #0x8\n"
- "ldr d22, [x23], #0x8\n"
+ "ldr d23, [x23], #0x8\n"
"ldr d18, [x22], #0x8\n"
- "ldr d19, [x21], #0x8\n"
+ "ldr d20, [x21], #0x8\n"
"ldr d16, [x20], #0x8\n"
"tbz %x[width], #2, 5f\n"
"ld1 { v27.s }[2], [x27], #0x4\n"
"ld1 { v24.s }[2], [x26], #0x4\n"
"ld1 { v25.s }[2], [x25], #0x4\n"
"ld1 { v21.s }[2], [x24], #0x4\n"
- "ld1 { v22.s }[2], [x23], #0x4\n"
+ "ld1 { v23.s }[2], [x23], #0x4\n"
"ld1 { v18.s }[2], [x22], #0x4\n"
- "ld1 { v19.s }[2], [x21], #0x4\n"
+ "ld1 { v20.s }[2], [x21], #0x4\n"
"ld1 { v16.s }[2], [x20], #0x4\n"
"tbz %x[width], #1, 4f\n"
"ld1 { v27.h }[6], [x27], #0x2\n"
+ "mov x19, #0x2\n"
"ld1 { v24.h }[6], [x26], #0x2\n"
"ld1 { v25.h }[6], [x25], #0x2\n"
"ld1 { v21.h }[6], [x24], #0x2\n"
- "ld1 { v22.h }[6], [x23], #0x2\n"
+ "ld1 { v23.h }[6], [x23], #0x2\n"
"ld1 { v18.h }[6], [x22], #0x2\n"
- "ld1 { v19.h }[6], [x21], #0x2\n"
+ "ld1 { v20.h }[6], [x21], #0x2\n"
"ld1 { v16.h }[6], [x20], #0x2\n"
- "mov x19, #0x2\n"
"tbz %x[width], #0, 11f\n"
"ld1 { v27.b }[14], [x27]\n"
"ld1 { v24.b }[14], [x26]\n"
"ld1 { v25.b }[14], [x25]\n"
"ld1 { v21.b }[14], [x24]\n"
- "ld1 { v22.b }[14], [x23]\n"
+ "ld1 { v23.b }[14], [x23]\n"
"ld1 { v18.b }[14], [x22]\n"
- "ld1 { v19.b }[14], [x21]\n"
+ "ld1 { v20.b }[14], [x21]\n"
"ld1 { v16.b }[14], [x20]\n"
"b 11f\n"
"4:" // odd_loads_1_12
@@ -162,30 +162,30 @@ void interleave_block<8, 8, VLType::None, false>(
"ld1 { v24.b }[12], [x26]\n"
"ld1 { v25.b }[12], [x25]\n"
"ld1 { v21.b }[12], [x24]\n"
- "ld1 { v22.b }[12], [x23]\n"
+ "ld1 { v23.b }[12], [x23]\n"
"ld1 { v18.b }[12], [x22]\n"
- "ld1 { v19.b }[12], [x21]\n"
+ "ld1 { v20.b }[12], [x21]\n"
"ld1 { v16.b }[12], [x20]\n"
"b 11f\n"
"5:" // odd_loads_2_8
"tbz %x[width], #1, 6f\n"
"ld1 { v27.h }[4], [x27], #0x2\n"
"ld1 { v24.h }[4], [x26], #0x2\n"
+ "mov x19, #0x2\n"
"ld1 { v25.h }[4], [x25], #0x2\n"
"ld1 { v21.h }[4], [x24], #0x2\n"
- "ld1 { v22.h }[4], [x23], #0x2\n"
+ "ld1 { v23.h }[4], [x23], #0x2\n"
"ld1 { v18.h }[4], [x22], #0x2\n"
- "ld1 { v19.h }[4], [x21], #0x2\n"
+ "ld1 { v20.h }[4], [x21], #0x2\n"
"ld1 { v16.h }[4], [x20], #0x2\n"
- "mov x19, #0x2\n"
"tbz %x[width], #0, 11f\n"
"ld1 { v27.b }[10], [x27]\n"
"ld1 { v24.b }[10], [x26]\n"
"ld1 { v25.b }[10], [x25]\n"
"ld1 { v21.b }[10], [x24]\n"
- "ld1 { v22.b }[10], [x23]\n"
+ "ld1 { v23.b }[10], [x23]\n"
"ld1 { v18.b }[10], [x22]\n"
- "ld1 { v19.b }[10], [x21]\n"
+ "ld1 { v20.b }[10], [x21]\n"
"ld1 { v16.b }[10], [x20]\n"
"b 11f\n"
"6:" // odd_loads_1_8
@@ -193,13 +193,13 @@ void interleave_block<8, 8, VLType::None, false>(
"tbz %x[width], #0, 11f\n"
"ld1 { v27.b }[8], [x27]\n"
"ld1 { v24.b }[8], [x26]\n"
+ "mov x19, #0x2\n"
"ld1 { v25.b }[8], [x25]\n"
"ld1 { v21.b }[8], [x24]\n"
- "ld1 { v22.b }[8], [x23]\n"
+ "ld1 { v23.b }[8], [x23]\n"
"ld1 { v18.b }[8], [x22]\n"
- "ld1 { v19.b }[8], [x21]\n"
+ "ld1 { v20.b }[8], [x21]\n"
"ld1 { v16.b }[8], [x20]\n"
- "mov x19, #0x2\n"
"b 11f\n"
"7:" // odd_loads_4_0
"tbz %x[width], #2, 9f\n"
@@ -207,28 +207,28 @@ void interleave_block<8, 8, VLType::None, false>(
"ldr s24, [x26], #0x4\n"
"ldr s25, [x25], #0x4\n"
"ldr s21, [x24], #0x4\n"
- "ldr s22, [x23], #0x4\n"
+ "ldr s23, [x23], #0x4\n"
"ldr s18, [x22], #0x4\n"
- "ldr s19, [x21], #0x4\n"
+ "ldr s20, [x21], #0x4\n"
"ldr s16, [x20], #0x4\n"
"tbz %x[width], #1, 8f\n"
"ld1 { v27.h }[2], [x27], #0x2\n"
+ "mov x19, #0x1\n"
"ld1 { v24.h }[2], [x26], #0x2\n"
"ld1 { v25.h }[2], [x25], #0x2\n"
"ld1 { v21.h }[2], [x24], #0x2\n"
- "ld1 { v22.h }[2], [x23], #0x2\n"
+ "ld1 { v23.h }[2], [x23], #0x2\n"
"ld1 { v18.h }[2], [x22], #0x2\n"
- "ld1 { v19.h }[2], [x21], #0x2\n"
+ "ld1 { v20.h }[2], [x21], #0x2\n"
"ld1 { v16.h }[2], [x20], #0x2\n"
- "mov x19, #0x1\n"
"tbz %x[width], #0, 11f\n"
"ld1 { v27.b }[6], [x27]\n"
"ld1 { v24.b }[6], [x26]\n"
"ld1 { v25.b }[6], [x25]\n"
"ld1 { v21.b }[6], [x24]\n"
- "ld1 { v22.b }[6], [x23]\n"
+ "ld1 { v23.b }[6], [x23]\n"
"ld1 { v18.b }[6], [x22]\n"
- "ld1 { v19.b }[6], [x21]\n"
+ "ld1 { v20.b }[6], [x21]\n"
"ld1 { v16.b }[6], [x20]\n"
"b 11f\n"
"8:" // odd_loads_1_4
@@ -238,66 +238,66 @@ void interleave_block<8, 8, VLType::None, false>(
"ld1 { v24.b }[4], [x26]\n"
"ld1 { v25.b }[4], [x25]\n"
"ld1 { v21.b }[4], [x24]\n"
- "ld1 { v22.b }[4], [x23]\n"
+ "ld1 { v23.b }[4], [x23]\n"
"ld1 { v18.b }[4], [x22]\n"
- "ld1 { v19.b }[4], [x21]\n"
+ "ld1 { v20.b }[4], [x21]\n"
"ld1 { v16.b }[4], [x20]\n"
"b 11f\n"
"9:" // odd_loads_2_0
"tbz %x[width], #1, 10f\n"
"ldr h27, [x27], #0x2\n"
"ldr h24, [x26], #0x2\n"
+ "mov x19, #0x1\n"
"ldr h25, [x25], #0x2\n"
"ldr h21, [x24], #0x2\n"
- "ldr h22, [x23], #0x2\n"
+ "ldr h23, [x23], #0x2\n"
"ldr h18, [x22], #0x2\n"
- "ldr h19, [x21], #0x2\n"
+ "ldr h20, [x21], #0x2\n"
"ldr h16, [x20], #0x2\n"
- "mov x19, #0x1\n"
"tbz %x[width], #0, 11f\n"
"ld1 { v27.b }[2], [x27]\n"
"ld1 { v24.b }[2], [x26]\n"
"ld1 { v25.b }[2], [x25]\n"
"ld1 { v21.b }[2], [x24]\n"
- "ld1 { v22.b }[2], [x23]\n"
+ "ld1 { v23.b }[2], [x23]\n"
"ld1 { v18.b }[2], [x22]\n"
- "ld1 { v19.b }[2], [x21]\n"
+ "ld1 { v20.b }[2], [x21]\n"
"ld1 { v16.b }[2], [x20]\n"
"b 11f\n"
"10:" // odd_loads_1_0
"ldr b27, [x27, #0x0]\n"
+ "mov x19, #0x1\n"
"ldr b24, [x26, #0x0]\n"
"ldr b25, [x25, #0x0]\n"
"ldr b21, [x24, #0x0]\n"
- "ldr b22, [x23, #0x0]\n"
+ "ldr b23, [x23, #0x0]\n"
"ldr b18, [x22, #0x0]\n"
- "ldr b19, [x21, #0x0]\n"
+ "ldr b20, [x21, #0x0]\n"
"ldr b16, [x20, #0x0]\n"
- "mov x19, #0x1\n"
"11:" // Odd load end
"zip1 v26.2d, v27.2d, v24.2d\n"
- "subs x19, x19, #0x1\n"
- "zip1 v23.2d, v25.2d, v21.2d\n"
"str q26, [%x[out_ptr], #0x0]\n"
- "zip1 v20.2d, v22.2d, v18.2d\n"
- "str q23, [%x[out_ptr], #0x10]\n"
- "zip1 v17.2d, v19.2d, v16.2d\n"
- "str q20, [%x[out_ptr], #0x20]\n"
+ "zip1 v22.2d, v25.2d, v21.2d\n"
+ "subs x19, x19, #0x1\n"
+ "zip1 v19.2d, v23.2d, v18.2d\n"
+ "str q22, [%x[out_ptr], #0x10]\n"
+ "zip1 v17.2d, v20.2d, v16.2d\n"
+ "str q19, [%x[out_ptr], #0x20]\n"
"str q17, [%x[out_ptr], #0x30]\n"
"add %x[out_ptr], %x[out_ptr], #0x40\n"
"beq 12f\n"
"zip2 v24.2d, v27.2d, v24.2d\n"
- "zip2 v21.2d, v25.2d, v21.2d\n"
"str q24, [%x[out_ptr], #0x0]\n"
- "zip2 v18.2d, v22.2d, v18.2d\n"
+ "zip2 v21.2d, v25.2d, v21.2d\n"
+ "zip2 v18.2d, v23.2d, v18.2d\n"
"str q21, [%x[out_ptr], #0x10]\n"
- "zip2 v16.2d, v19.2d, v16.2d\n"
+ "zip2 v16.2d, v20.2d, v16.2d\n"
"str q18, [%x[out_ptr], #0x20]\n"
"str q16, [%x[out_ptr], #0x30]\n"
"add %x[out_ptr], %x[out_ptr], #0x40\n"
"12:" // Odds skip
- : [out_ptr] "+r" (out_ptr), [width] "+r" (width)
+ : [out_ptr] "+&r" (out_ptr), [width] "+&r" (width)
: [height] "r" (height), [in] "r" (in), [row_offset] "r" (row_offset)
: "cc", "memory", "v16", "v17", "v18", "v19", "v20", "v21", "v22", "v23", "v24", "v25", "v26", "v27", "x19", "x20", "x21", "x22", "x23", "x24", "x25", "x26", "x27"
);