diff options
Diffstat (limited to 'src/core/NEON/kernels/arm_conv/depthwise/kernels/sve_fp16_nhwc_5x5_s1_output2x2_mla_depthfirst/generic_direct.cpp')
-rw-r--r-- | src/core/NEON/kernels/arm_conv/depthwise/kernels/sve_fp16_nhwc_5x5_s1_output2x2_mla_depthfirst/generic_direct.cpp | 523 |
1 files changed, 523 insertions, 0 deletions
diff --git a/src/core/NEON/kernels/arm_conv/depthwise/kernels/sve_fp16_nhwc_5x5_s1_output2x2_mla_depthfirst/generic_direct.cpp b/src/core/NEON/kernels/arm_conv/depthwise/kernels/sve_fp16_nhwc_5x5_s1_output2x2_mla_depthfirst/generic_direct.cpp new file mode 100644 index 0000000000..fdbee67926 --- /dev/null +++ b/src/core/NEON/kernels/arm_conv/depthwise/kernels/sve_fp16_nhwc_5x5_s1_output2x2_mla_depthfirst/generic_direct.cpp @@ -0,0 +1,523 @@ +/* + * Copyright (c) 2021, 2023 Arm Limited. + * + * SPDX-License-Identifier: MIT + * + * Permission is hereby granted, free of charge, to any person obtaining a copy + * of this software and associated documentation files (the "Software"), to + * deal in the Software without restriction, including without limitation the + * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or + * sell copies of the Software, and to permit persons to whom the Software is + * furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included in all + * copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE + * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE + * SOFTWARE. + */ + +#include <cstddef> +#include <cstdint> + +#if defined(ARM_COMPUTE_ENABLE_SVE) && defined(__ARM_FP16_ARGS) && defined(__ARM_FEATURE_FP16_VECTOR_ARITHMETIC) + +namespace arm_conv { +namespace depthwise { + +void sve_fp16_nhwc_5x5_s1_output2x2_mla_depthfirst_direct_impl( + const unsigned int n_tile_rows, + const unsigned int n_tile_cols, + const __fp16 *inptr, + int64_t ld_input_row, + int64_t ld_input_col, + __fp16 *outptr, + int64_t ld_output_row, + int64_t ld_output_col, + const void *params, + unsigned int n_channels, + const __fp16 activation_min, + const __fp16 activation_max +) +{ + struct Args + { + const uint64_t n_tile_rows, n_tile_cols; + const __fp16 *inptr; + const uint64_t ld_input_row; + const uint64_t ld_input_col; + __fp16 *outptr; + const uint64_t ld_output_row; + const uint64_t ld_output_col; + const void *params; + const __fp16 min, max; + + uint64_t tile_i = 0, tile_j = 0; + + Args( + const unsigned int n_tile_rows, + const unsigned int n_tile_cols, + const __fp16 *inptr, + int64_t ld_input_row, + int64_t ld_input_col, + __fp16 *outptr, + int64_t ld_output_row, + int64_t ld_output_col, + const void *params, + const float activation_min, + const float activation_max + ) : n_tile_rows(n_tile_rows), n_tile_cols(n_tile_cols), inptr(inptr), + ld_input_row(ld_input_row), ld_input_col(ld_input_col), outptr(outptr), + ld_output_row(ld_output_row), ld_output_col(ld_output_col), + params(params), min(activation_min), max(activation_max) + { + } + }; + + Args params_struct( + n_tile_rows, n_tile_cols, + inptr, ld_input_row, ld_input_col, + outptr, ld_output_row, ld_output_col, + params, activation_min, activation_max + ); + + __asm__ __volatile__( + "ptrue p3.b\n" + "mov x12, #0x0\n" + "mov x8, #0x0\n" + "1:" // Tile loop + "str x12, [%x[params_struct], %[offsetof_args_tile_i]]\n" + "mov x25, #0x2\n" + "mov x24, #0x2\n" + "str x8, [%x[params_struct], %[offsetof_args_tile_j]]\n" + "ldr x23, [%x[params_struct], %[offsetof_args_ld_input_row]]\n" + "ldr x17, [%x[params_struct], %[offsetof_args_ld_input_col]]\n" + "mul x22, x12, x23\n" // offset = tile_i * ld_input_row + "ldr x21, [%x[params_struct], %[offsetof_args_ld_output_row]]\n" + "madd x22, x8, x17, x22\n" // offset += tile_j * ld_input_col + "ldr x16, [%x[params_struct], %[offsetof_args_ld_output_col]]\n" + "add x15, x17, x17\n" + "mul x20, x12, x21\n" // offset = tile_i * ld_output_row + "ldr x14, [%x[params_struct], %[offsetof_args_inptr]]\n" + "ldr x13, [%x[params_struct], %[offsetof_args_outptr]]\n" + "cnth x12\n" + "mul x22, x22, x25\n" // offset *= kernel_stride * output_size + "add x14, x14, x22, LSL #1\n" // inptr[0] += offset * sizeof(__fp16) + "add x11, x14, x23, LSL #1\n" + "ldr x10, [%x[params_struct], %[offsetof_args_params]]\n" + "madd x20, x8, x16, x20\n" // offset += tile_j * ld_output_col + "add x9, x11, x23, LSL #1\n" + "add x28, x15, x17\n" + "ld1rh { z15.h }, p3/Z, [%x[params_struct], %[offsetof_args_min]]\n" + "mul x20, x20, x24\n" // offset *= output_tile_size + "whilelt p2.h, XZR, %x[n_channels]\n" + "add x27, x9, x23, LSL #1\n" + "ld1rh { z28.h }, p3/Z, [%x[params_struct], %[offsetof_args_max]]\n" + "add x26, x28, x17\n" + "add x25, x27, x23, LSL #1\n" + "ld1h { z29.h }, p3/Z, [x10]\n" + "ld1h { z0.h }, p3/Z, [x10, #1, MUL VL]\n" + "add x24, x26, x17\n" + "add x13, x13, x20, LSL #1\n" // outptrs[0] += offset * sizeof(__fp16) + "ld1h { z1.h }, p3/Z, [x10, #2, MUL VL]\n" + "ld1h { z2.h }, p3/Z, [x10, #3, MUL VL]\n" + "cmp x12, %x[n_channels]\n" + "add x23, x25, x23, LSL #1\n" + "ld1h { z3.h }, p3/Z, [x10, #4, MUL VL]\n" + "ld1h { z4.h }, p3/Z, [x10, #5, MUL VL]\n" + "add x22, x13, x21, LSL #1\n" + "mov x21, #0x0\n" + "ld1h { z5.h }, p2/Z, [x14]\n" + "ld1h { z6.h }, p2/Z, [x14, x17, LSL #1]\n" + "sub x20, XZR, x12\n" + "ld1h { z7.h }, p2/Z, [x11]\n" + "ld1h { z8.h }, p2/Z, [x11, x17, LSL #1]\n" + "addvl x10, x10, #6\n" + "ld1h { z9.h }, p2/Z, [x14, x15, LSL #1]\n" + "ld1h { z13.h }, p2/Z, [x11, x15, LSL #1]\n" + "ld1h { z11.h }, p2/Z, [x14, x28, LSL #1]\n" + "ld1h { z12.h }, p2/Z, [x14, x26, LSL #1]\n" + "ld1h { z10.h }, p2/Z, [x11, x24, LSL #1]\n" + "ld1h { z14.h }, p2/Z, [x9]\n" + "bge 3f\n" + "2:" // Tile loop: Channel loop + "movprfx z27, z29\n fmla z27.h, p3/M, z0.h, z5.h\n" + "movprfx z31, z29\n fmla z31.h, p3/M, z0.h, z6.h\n" + "ld1h { z24.h }, p2/Z, [x11, x28, LSL #1]\n" + "whilelt p1.h, x12, %x[n_channels]\n" + "movprfx z26, z29\n fmla z26.h, p3/M, z0.h, z7.h\n" + "movprfx z30, z29\n fmla z30.h, p3/M, z0.h, z8.h\n" + "ld1h { z18.h }, p3/Z, [x10]\n" + "inch x21\n" + "fmla z27.h, p3/M, z1.h, z6.h\n" + "fmla z31.h, p3/M, z1.h, z9.h\n" + "ld1h { z23.h }, p2/Z, [x11, x26, LSL #1]\n" + "inch x12\n" + "fmla z26.h, p3/M, z1.h, z8.h\n" + "fmla z30.h, p3/M, z1.h, z13.h\n" + "ld1h { z22.h }, p3/Z, [x10, #1, MUL VL]\n" + "mov p0.b, p2.b\n" + "fmla z27.h, p3/M, z2.h, z9.h\n" + "fmla z31.h, p3/M, z2.h, z11.h\n" + "ld1h { z16.h }, p2/Z, [x14, x24, LSL #1]\n" + "addvl x14, x14, #1\n" + "fmla z26.h, p3/M, z2.h, z13.h\n" + "fmla z30.h, p3/M, z2.h, z24.h\n" + "ld1h { z20.h }, p3/Z, [x10, #2, MUL VL]\n" + "addvl x11, x11, #1\n" + "fmla z27.h, p3/M, z3.h, z11.h\n" + "fmla z31.h, p3/M, z3.h, z12.h\n" + "ld1h { z0.h }, p2/Z, [x9, x17, LSL #1]\n" + "inch x20\n" + "fmla z26.h, p3/M, z3.h, z24.h\n" + "fmla z30.h, p3/M, z3.h, z23.h\n" + "ld1h { z17.h }, p3/Z, [x10, #3, MUL VL]\n" + "fmla z27.h, p3/M, z4.h, z12.h\n" + "fmla z31.h, p3/M, z4.h, z16.h\n" + "ld1h { z19.h }, p2/Z, [x9, x15, LSL #1]\n" + "ld1h { z5.h }, p2/Z, [x9, x28, LSL #1]\n" + "fmla z26.h, p3/M, z4.h, z23.h\n" + "fmla z30.h, p3/M, z4.h, z10.h\n" + "ld1h { z21.h }, p3/Z, [x10, #4, MUL VL]\n" + "fmla z27.h, p3/M, z18.h, z7.h\n" + "fmla z31.h, p3/M, z18.h, z8.h\n" + "ld1h { z7.h }, p1/Z, [x11]\n" + "fmla z26.h, p3/M, z18.h, z14.h\n" + "fmla z30.h, p3/M, z18.h, z0.h\n" + "ld1h { z18.h }, p3/Z, [x10, #5, MUL VL]\n" + "fmla z27.h, p3/M, z22.h, z8.h\n" + "fmla z31.h, p3/M, z22.h, z13.h\n" + "ld1h { z3.h }, p2/Z, [x9, x24, LSL #1]\n" + "fmla z26.h, p3/M, z22.h, z0.h\n" + "fmla z30.h, p3/M, z22.h, z19.h\n" + "ld1h { z8.h }, p3/Z, [x10, #6, MUL VL]\n" + "fmla z27.h, p3/M, z20.h, z13.h\n" + "fmla z31.h, p3/M, z20.h, z24.h\n" + "ld1h { z2.h }, p2/Z, [x9, x26, LSL #1]\n" + "addvl x9, x9, #1\n" + "fmla z26.h, p3/M, z20.h, z19.h\n" + "fmla z30.h, p3/M, z20.h, z5.h\n" + "ld1h { z16.h }, p3/Z, [x10, #7, MUL VL]\n" + "addvl x10, x10, #16\n" + "fmla z27.h, p3/M, z17.h, z24.h\n" + "fmla z31.h, p3/M, z17.h, z23.h\n" + "ld1h { z25.h }, p2/Z, [x27]\n" + "ld1h { z29.h }, p3/Z, [x10, #4, MUL VL]\n" + "fmla z26.h, p3/M, z17.h, z5.h\n" + "fmla z30.h, p3/M, z17.h, z2.h\n" + "ld1h { z17.h }, p3/Z, [x10, #-8, MUL VL]\n" + "fmla z27.h, p3/M, z21.h, z23.h\n" + "fmla z31.h, p3/M, z21.h, z10.h\n" + "ld1h { z24.h }, p2/Z, [x27, x17, LSL #1]\n" + "ld1h { z22.h }, p2/Z, [x27, x15, LSL #1]\n" + "fmla z26.h, p3/M, z21.h, z2.h\n" + "fmla z30.h, p3/M, z21.h, z3.h\n" + "ld1h { z21.h }, p3/Z, [x10, #-7, MUL VL]\n" + "fmla z27.h, p3/M, z18.h, z14.h\n" + "fmla z31.h, p3/M, z18.h, z0.h\n" + "ld1h { z1.h }, p2/Z, [x27, x24, LSL #1]\n" + "fmla z26.h, p3/M, z18.h, z25.h\n" + "fmla z30.h, p3/M, z18.h, z24.h\n" + "ld1h { z23.h }, p3/Z, [x10, #-6, MUL VL]\n" + "fmla z27.h, p3/M, z8.h, z0.h\n" + "fmla z31.h, p3/M, z8.h, z19.h\n" + "ld1h { z0.h }, p2/Z, [x27, x28, LSL #1]\n" + "fmla z26.h, p3/M, z8.h, z24.h\n" + "fmla z30.h, p3/M, z8.h, z22.h\n" + "ld1h { z20.h }, p3/Z, [x10, #-5, MUL VL]\n" + "fmla z27.h, p3/M, z16.h, z19.h\n" + "fmla z31.h, p3/M, z16.h, z5.h\n" + "ld1h { z19.h }, p2/Z, [x27, x26, LSL #1]\n" + "addvl x27, x27, #1\n" + "fmla z26.h, p3/M, z16.h, z22.h\n" + "fmla z30.h, p3/M, z16.h, z0.h\n" + "ld1h { z18.h }, p3/Z, [x10, #-4, MUL VL]\n" + "fmla z27.h, p3/M, z17.h, z5.h\n" + "fmla z31.h, p3/M, z17.h, z2.h\n" + "ld1h { z16.h }, p2/Z, [x25]\n" + "fmla z26.h, p3/M, z17.h, z0.h\n" + "fmla z30.h, p3/M, z17.h, z19.h\n" + "ld1h { z17.h }, p3/Z, [x10, #-3, MUL VL]\n" + "fmla z27.h, p3/M, z21.h, z2.h\n" + "fmla z31.h, p3/M, z21.h, z3.h\n" + "ld1h { z4.h }, p2/Z, [x25, x17, LSL #1]\n" + "ld1h { z8.h }, p2/Z, [x25, x26, LSL #1]\n" + "fmla z26.h, p3/M, z21.h, z19.h\n" + "fmla z30.h, p3/M, z21.h, z1.h\n" + "ld1h { z13.h }, p3/Z, [x10, #-2, MUL VL]\n" + "fmla z27.h, p3/M, z23.h, z25.h\n" + "fmla z31.h, p3/M, z23.h, z24.h\n" + "ld1h { z25.h }, p2/Z, [x25, x15, LSL #1]\n" + "fmla z26.h, p3/M, z23.h, z16.h\n" + "fmla z30.h, p3/M, z23.h, z4.h\n" + "ld1h { z5.h }, p3/Z, [x10, #-1, MUL VL]\n" + "fmla z27.h, p3/M, z20.h, z24.h\n" + "fmla z31.h, p3/M, z20.h, z22.h\n" + "ld1h { z24.h }, p2/Z, [x25, x28, LSL #1]\n" + "fmla z26.h, p3/M, z20.h, z4.h\n" + "fmla z30.h, p3/M, z20.h, z25.h\n" + "ld1h { z23.h }, p3/Z, [x10]\n" + "fmla z27.h, p3/M, z18.h, z22.h\n" + "fmla z31.h, p3/M, z18.h, z0.h\n" + "ld1h { z22.h }, p2/Z, [x25, x24, LSL #1]\n" + "addvl x25, x25, #1\n" + "fmla z26.h, p3/M, z18.h, z25.h\n" + "fmla z30.h, p3/M, z18.h, z24.h\n" + "ld1h { z21.h }, p3/Z, [x10, #1, MUL VL]\n" + "fmla z27.h, p3/M, z17.h, z0.h\n" + "fmla z31.h, p3/M, z17.h, z19.h\n" + "ld1h { z18.h }, p2/Z, [x23]\n" + "fmla z26.h, p3/M, z17.h, z24.h\n" + "fmla z30.h, p3/M, z17.h, z8.h\n" + "ld1h { z20.h }, p3/Z, [x10, #2, MUL VL]\n" + "fmla z27.h, p3/M, z13.h, z19.h\n" + "fmla z31.h, p3/M, z13.h, z1.h\n" + "ld1h { z17.h }, p2/Z, [x23, x17, LSL #1]\n" + "ld1h { z14.h }, p1/Z, [x9]\n" + "fmla z26.h, p3/M, z13.h, z8.h\n" + "fmla z30.h, p3/M, z13.h, z22.h\n" + "ld1h { z19.h }, p3/Z, [x10, #3, MUL VL]\n" + "fmla z27.h, p3/M, z5.h, z16.h\n" + "fmla z31.h, p3/M, z5.h, z4.h\n" + "ld1h { z16.h }, p2/Z, [x23, x15, LSL #1]\n" + "fmla z26.h, p3/M, z5.h, z18.h\n" + "fmla z30.h, p3/M, z5.h, z17.h\n" + "ld1h { z18.h }, p2/Z, [x23, x28, LSL #1]\n" + "ld1h { z0.h }, p3/Z, [x10, #5, MUL VL]\n" + "fmla z27.h, p3/M, z23.h, z4.h\n" + "fmla z31.h, p3/M, z23.h, z25.h\n" + "ld1h { z13.h }, p1/Z, [x11, x15, LSL #1]\n" + "fmla z26.h, p3/M, z23.h, z17.h\n" + "fmla z30.h, p3/M, z23.h, z16.h\n" + "ld1h { z17.h }, p2/Z, [x23, x26, LSL #1]\n" + "ld1h { z1.h }, p3/Z, [x10, #6, MUL VL]\n" + "fmla z27.h, p3/M, z21.h, z25.h\n" + "fmla z31.h, p3/M, z21.h, z24.h\n" + "ld1h { z5.h }, p1/Z, [x14]\n" + "fmla z26.h, p3/M, z21.h, z16.h\n" + "fmla z30.h, p3/M, z21.h, z18.h\n" + "ld1h { z16.h }, p2/Z, [x23, x24, LSL #1]\n" + "ld1h { z2.h }, p3/Z, [x10, #7, MUL VL]\n" + "fmla z27.h, p3/M, z20.h, z24.h\n" + "fmla z31.h, p3/M, z20.h, z8.h\n" + "addvl x10, x10, #16\n" + "whilelt p2.h, x21, %x[n_channels]\n" + "fmla z26.h, p3/M, z20.h, z18.h\n" + "fmla z30.h, p3/M, z20.h, z17.h\n" + "cmp x12, %x[n_channels]\n" + "addvl x23, x23, #1\n" + "fmla z27.h, p3/M, z19.h, z8.h\n" + "fmla z31.h, p3/M, z19.h, z22.h\n" + "fmax z27.h, p3/M, z27.h, z15.h\n" + "fmax z31.h, p3/M, z31.h, z15.h\n" + "fmla z26.h, p3/M, z19.h, z17.h\n" + "fmla z30.h, p3/M, z19.h, z16.h\n" + "fmax z26.h, p3/M, z26.h, z15.h\n" + "fmax z30.h, p3/M, z30.h, z15.h\n" + "fmin z27.h, p3/M, z27.h, z28.h\n" + "fmin z31.h, p3/M, z31.h, z28.h\n" + "ld1h { z6.h }, p1/Z, [x14, x17, LSL #1]\n" + "ld1h { z8.h }, p1/Z, [x11, x17, LSL #1]\n" + "fmin z26.h, p3/M, z26.h, z28.h\n" + "fmin z30.h, p3/M, z30.h, z28.h\n" + "ld1h { z9.h }, p1/Z, [x14, x15, LSL #1]\n" + "ld1h { z11.h }, p1/Z, [x14, x28, LSL #1]\n" + "ld1h { z12.h }, p1/Z, [x14, x26, LSL #1]\n" + "ld1h { z10.h }, p1/Z, [x11, x24, LSL #1]\n" + "st1h { z27.h }, p0, [x13]\n" + "st1h { z31.h }, p0, [x13, x16, LSL #1]\n" + "addvl x13, x13, #1\n" + "ld1h { z3.h }, p3/Z, [x10, #-8, MUL VL]\n" + "ld1h { z4.h }, p3/Z, [x10, #-7, MUL VL]\n" + "st1h { z26.h }, p0, [x22]\n" + "addvl x10, x10, #-6\n" + "st1h { z30.h }, p0, [x22, x16, LSL #1]\n" + "addvl x22, x22, #1\n" + "blt 2b\n" + "3:" // Tile loop: Channel tail + "movprfx z30, z29\n fmla z30.h, p3/M, z0.h, z5.h\n" + "movprfx z31, z29\n fmla z31.h, p3/M, z0.h, z6.h\n" + "ld1h { z22.h }, p2/Z, [x11, x28, LSL #1]\n" + "ldr x8, [%x[params_struct], %[offsetof_args_tile_j]]\n" + "movprfx z5, z29\n fmla z5.h, p3/M, z0.h, z7.h\n" + "fmla z29.h, p3/M, z0.h, z8.h\n" + "ld1h { z20.h }, p3/Z, [x10]\n" + "ldr x12, [%x[params_struct], %[offsetof_args_tile_i]]\n" + "fmla z30.h, p3/M, z1.h, z6.h\n" + "fmla z31.h, p3/M, z1.h, z9.h\n" + "ld1h { z6.h }, p2/Z, [x11, x26, LSL #1]\n" + "ldr x20, [%x[params_struct], %[offsetof_args_n_tile_cols]]\n" + "fmla z5.h, p3/M, z1.h, z8.h\n" + "fmla z29.h, p3/M, z1.h, z13.h\n" + "ld1h { z19.h }, p3/Z, [x10, #1, MUL VL]\n" + "add x8, x8, #0x1\n" + "fmla z30.h, p3/M, z2.h, z9.h\n" + "fmla z31.h, p3/M, z2.h, z11.h\n" + "ld1h { z16.h }, p2/Z, [x14, x24, LSL #1]\n" + "cmp x8, x20\n" + "fmla z5.h, p3/M, z2.h, z13.h\n" + "fmla z29.h, p3/M, z2.h, z22.h\n" + "ld1h { z18.h }, p3/Z, [x10, #2, MUL VL]\n" + "add x21, x12, #0x1\n" + "fmla z30.h, p3/M, z3.h, z11.h\n" + "fmla z31.h, p3/M, z3.h, z12.h\n" + "ld1h { z1.h }, p2/Z, [x9, x17, LSL #1]\n" + "ldr x20, [%x[params_struct], %[offsetof_args_n_tile_rows]]\n" + "fmla z5.h, p3/M, z3.h, z22.h\n" + "fmla z29.h, p3/M, z3.h, z6.h\n" + "ld1h { z17.h }, p3/Z, [x10, #3, MUL VL]\n" + "csel x12, x12, x21, LT\n" + "fmla z30.h, p3/M, z4.h, z12.h\n" + "fmla z31.h, p3/M, z4.h, z16.h\n" + "ld1h { z0.h }, p2/Z, [x9, x15, LSL #1]\n" + "ld1h { z27.h }, p2/Z, [x9, x28, LSL #1]\n" + "fmla z5.h, p3/M, z4.h, z6.h\n" + "fmla z29.h, p3/M, z4.h, z10.h\n" + "ld1h { z16.h }, p3/Z, [x10, #4, MUL VL]\n" + "mov p0.b, p2.b\n" + "fmla z30.h, p3/M, z20.h, z7.h\n" + "fmla z31.h, p3/M, z20.h, z8.h\n" + "csel x8, x8, XZR, LT\n" + "cmp x12, x20\n" + "fmla z5.h, p3/M, z20.h, z14.h\n" + "fmla z29.h, p3/M, z20.h, z1.h\n" + "ld1h { z21.h }, p3/Z, [x10, #5, MUL VL]\n" + "fmla z30.h, p3/M, z19.h, z8.h\n" + "fmla z31.h, p3/M, z19.h, z13.h\n" + "ld1h { z26.h }, p2/Z, [x9, x24, LSL #1]\n" + "fmla z5.h, p3/M, z19.h, z1.h\n" + "fmla z29.h, p3/M, z19.h, z0.h\n" + "ld1h { z25.h }, p3/Z, [x10, #6, MUL VL]\n" + "fmla z30.h, p3/M, z18.h, z13.h\n" + "fmla z31.h, p3/M, z18.h, z22.h\n" + "ld1h { z24.h }, p2/Z, [x9, x26, LSL #1]\n" + "fmla z5.h, p3/M, z18.h, z0.h\n" + "fmla z29.h, p3/M, z18.h, z27.h\n" + "ld1h { z23.h }, p3/Z, [x10, #7, MUL VL]\n" + "addvl x10, x10, #16\n" + "fmla z30.h, p3/M, z17.h, z22.h\n" + "fmla z31.h, p3/M, z17.h, z6.h\n" + "ld1h { z22.h }, p2/Z, [x27]\n" + "fmla z5.h, p3/M, z17.h, z27.h\n" + "fmla z29.h, p3/M, z17.h, z24.h\n" + "ld1h { z20.h }, p3/Z, [x10, #-8, MUL VL]\n" + "fmla z30.h, p3/M, z16.h, z6.h\n" + "fmla z31.h, p3/M, z16.h, z10.h\n" + "ld1h { z19.h }, p2/Z, [x27, x17, LSL #1]\n" + "ld1h { z18.h }, p2/Z, [x27, x15, LSL #1]\n" + "fmla z5.h, p3/M, z16.h, z24.h\n" + "fmla z29.h, p3/M, z16.h, z26.h\n" + "ld1h { z16.h }, p3/Z, [x10, #-7, MUL VL]\n" + "fmla z30.h, p3/M, z21.h, z14.h\n" + "fmla z31.h, p3/M, z21.h, z1.h\n" + "ld1h { z17.h }, p2/Z, [x27, x24, LSL #1]\n" + "fmla z5.h, p3/M, z21.h, z22.h\n" + "fmla z29.h, p3/M, z21.h, z19.h\n" + "ld1h { z21.h }, p3/Z, [x10, #-6, MUL VL]\n" + "fmla z30.h, p3/M, z25.h, z1.h\n" + "fmla z31.h, p3/M, z25.h, z0.h\n" + "ld1h { z7.h }, p2/Z, [x27, x28, LSL #1]\n" + "fmla z5.h, p3/M, z25.h, z19.h\n" + "fmla z29.h, p3/M, z25.h, z18.h\n" + "ld1h { z10.h }, p3/Z, [x10, #-5, MUL VL]\n" + "fmla z30.h, p3/M, z23.h, z0.h\n" + "fmla z31.h, p3/M, z23.h, z27.h\n" + "ld1h { z11.h }, p2/Z, [x27, x26, LSL #1]\n" + "fmla z5.h, p3/M, z23.h, z18.h\n" + "fmla z29.h, p3/M, z23.h, z7.h\n" + "ld1h { z6.h }, p3/Z, [x10, #-4, MUL VL]\n" + "fmla z30.h, p3/M, z20.h, z27.h\n" + "fmla z31.h, p3/M, z20.h, z24.h\n" + "ld1h { z0.h }, p2/Z, [x25]\n" + "fmla z5.h, p3/M, z20.h, z7.h\n" + "fmla z29.h, p3/M, z20.h, z11.h\n" + "ld1h { z9.h }, p3/Z, [x10, #-3, MUL VL]\n" + "fmla z30.h, p3/M, z16.h, z24.h\n" + "fmla z31.h, p3/M, z16.h, z26.h\n" + "ld1h { z3.h }, p2/Z, [x25, x17, LSL #1]\n" + "ld1h { z27.h }, p2/Z, [x25, x26, LSL #1]\n" + "fmla z5.h, p3/M, z16.h, z11.h\n" + "fmla z29.h, p3/M, z16.h, z17.h\n" + "ld1h { z16.h }, p3/Z, [x10, #-2, MUL VL]\n" + "fmla z30.h, p3/M, z21.h, z22.h\n" + "fmla z31.h, p3/M, z21.h, z19.h\n" + "ld1h { z26.h }, p2/Z, [x25, x15, LSL #1]\n" + "fmla z5.h, p3/M, z21.h, z0.h\n" + "fmla z29.h, p3/M, z21.h, z3.h\n" + "ld1h { z25.h }, p3/Z, [x10, #-1, MUL VL]\n" + "fmla z30.h, p3/M, z10.h, z19.h\n" + "fmla z31.h, p3/M, z10.h, z18.h\n" + "ld1h { z24.h }, p2/Z, [x25, x28, LSL #1]\n" + "fmla z5.h, p3/M, z10.h, z3.h\n" + "fmla z29.h, p3/M, z10.h, z26.h\n" + "ld1h { z23.h }, p3/Z, [x10]\n" + "fmla z30.h, p3/M, z6.h, z18.h\n" + "fmla z31.h, p3/M, z6.h, z7.h\n" + "ld1h { z22.h }, p2/Z, [x25, x24, LSL #1]\n" + "fmla z5.h, p3/M, z6.h, z26.h\n" + "fmla z29.h, p3/M, z6.h, z24.h\n" + "ld1h { z21.h }, p3/Z, [x10, #1, MUL VL]\n" + "fmla z30.h, p3/M, z9.h, z7.h\n" + "fmla z31.h, p3/M, z9.h, z11.h\n" + "ld1h { z18.h }, p2/Z, [x23]\n" + "fmla z5.h, p3/M, z9.h, z24.h\n" + "fmla z29.h, p3/M, z9.h, z27.h\n" + "ld1h { z20.h }, p3/Z, [x10, #2, MUL VL]\n" + "fmla z30.h, p3/M, z16.h, z11.h\n" + "fmla z31.h, p3/M, z16.h, z17.h\n" + "ld1h { z17.h }, p2/Z, [x23, x17, LSL #1]\n" + "fmla z5.h, p3/M, z16.h, z27.h\n" + "fmla z29.h, p3/M, z16.h, z22.h\n" + "ld1h { z19.h }, p3/Z, [x10, #3, MUL VL]\n" + "fmla z30.h, p3/M, z25.h, z0.h\n" + "fmla z31.h, p3/M, z25.h, z3.h\n" + "ld1h { z16.h }, p2/Z, [x23, x15, LSL #1]\n" + "fmla z5.h, p3/M, z25.h, z18.h\n" + "fmla z29.h, p3/M, z25.h, z17.h\n" + "ld1h { z18.h }, p2/Z, [x23, x28, LSL #1]\n" + "fmla z30.h, p3/M, z23.h, z3.h\n" + "fmla z31.h, p3/M, z23.h, z26.h\n" + "fmla z5.h, p3/M, z23.h, z17.h\n" + "fmla z29.h, p3/M, z23.h, z16.h\n" + "ld1h { z17.h }, p2/Z, [x23, x26, LSL #1]\n" + "fmla z30.h, p3/M, z21.h, z26.h\n" + "fmla z31.h, p3/M, z21.h, z24.h\n" + "fmla z5.h, p3/M, z21.h, z16.h\n" + "fmla z29.h, p3/M, z21.h, z18.h\n" + "ld1h { z16.h }, p2/Z, [x23, x24, LSL #1]\n" + "fmla z30.h, p3/M, z20.h, z24.h\n" + "fmla z31.h, p3/M, z20.h, z27.h\n" + "fmla z5.h, p3/M, z20.h, z18.h\n" + "fmla z29.h, p3/M, z20.h, z17.h\n" + "fmla z30.h, p3/M, z19.h, z27.h\n" + "fmla z31.h, p3/M, z19.h, z22.h\n" + "fmax z30.h, p3/M, z30.h, z15.h\n" + "fmax z31.h, p3/M, z31.h, z15.h\n" + "fmla z5.h, p3/M, z19.h, z17.h\n" + "fmla z29.h, p3/M, z19.h, z16.h\n" + "fmax z5.h, p3/M, z5.h, z15.h\n" + "fmax z29.h, p3/M, z29.h, z15.h\n" + "fmin z30.h, p3/M, z30.h, z28.h\n" + "fmin z31.h, p3/M, z31.h, z28.h\n" + "st1h { z30.h }, p0, [x13]\n" + "fmin z5.h, p3/M, z5.h, z28.h\n" + "fmin z29.h, p3/M, z29.h, z28.h\n" + "st1h { z31.h }, p0, [x13, x16, LSL #1]\n" + "st1h { z5.h }, p0, [x22]\n" + "st1h { z29.h }, p0, [x22, x16, LSL #1]\n" + "blt 1b\n" + : + : [n_channels] "r" ((unsigned long) n_channels), [offsetof_args_inptr] "I" (offsetof(Args, inptr)), [offsetof_args_ld_input_col] "I" (offsetof(Args, ld_input_col)), [offsetof_args_ld_input_row] "I" (offsetof(Args, ld_input_row)), [offsetof_args_ld_output_col] "I" (offsetof(Args, ld_output_col)), [offsetof_args_ld_output_row] "I" (offsetof(Args, ld_output_row)), [offsetof_args_max] "I" (offsetof(Args, max)), [offsetof_args_min] "I" (offsetof(Args, min)), [offsetof_args_n_tile_cols] "I" (offsetof(Args, n_tile_cols)), [offsetof_args_n_tile_rows] "I" (offsetof(Args, n_tile_rows)), [offsetof_args_outptr] "I" (offsetof(Args, outptr)), [offsetof_args_params] "I" (offsetof(Args, params)), [offsetof_args_tile_i] "I" (offsetof(Args, tile_i)), [offsetof_args_tile_j] "I" (offsetof(Args, tile_j)), [params_struct] "r" (¶ms_struct) + : "cc", "memory", "p0", "p1", "p2", "p3", "x8", "x9", "x10", "x11", "x12", "x13", "x14", "x15", "x16", "x17", "x20", "x21", "x22", "x23", "x24", "x25", "x26", "x27", "x28", "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "z16", "z17", "z18", "z19", "z20", "z21", "z22", "z23", "z24", "z25", "z26", "z27", "z28", "z29", "z30", "z31" + ); +} + +} // namespace depthwise +} // namespace arm_conv + +#endif // defined(ARM_COMPUTE_ENABLE_SVE) && defined(__ARM_FP16_ARGS) && defined(__ARM_FEATURE_FP16_VECTOR_ARITHMETIC) |