// // Copyright © 2021 Arm Ltd and Contributors. All rights reserved. // SPDX-License-Identifier: MIT // #pragma once #include "RefBaseWorkload.hpp" #include #include "Decoders.hpp" #include "Encoders.hpp" namespace armnn { class RefConvolution3dWorkload : public RefBaseWorkload { public: explicit RefConvolution3dWorkload(const Convolution3dQueueDescriptor& descriptor, const WorkloadInfo& info); void PostAllocationConfigure() override; void Execute() const override; void ExecuteAsync(WorkingMemDescriptor& workingMemDescriptor) override; private: void PostAllocationConfigure(std::vector inputs, std::vector outputs); void Execute(std::vector inputs, std::vector outputs) const; std::unique_ptr> m_FilterDecoder; std::unique_ptr> m_BiasDecoder; TensorShape m_FilterShape; }; } //namespace armnn