// // Copyright © 2017 Arm Ltd. All rights reserved. // SPDX-License-Identifier: MIT // #include "RefConvolution2dWorkload.hpp" #include "ConvImpl.hpp" #include "RefWorkloadUtils.hpp" #include "Profiling.hpp" namespace armnn { RefConvolution2dWorkload::RefConvolution2dWorkload( const Convolution2dQueueDescriptor& descriptor, const WorkloadInfo& info) : BaseWorkload(descriptor, info) { m_Weight = std::make_unique(*(descriptor.m_Weight)); const TensorInfo& rFilterInfo = GetTensorInfo(m_Weight.get()); m_FilterShape = rFilterInfo.GetShape(); m_FilterDecoder = MakeDecoder(rFilterInfo, m_Weight.get()->Map(true)); if (descriptor.m_Parameters.m_BiasEnabled) { m_Bias = std::make_unique(*(descriptor.m_Bias)); const TensorInfo& biasInfo = GetTensorInfo(m_Bias.get()); m_BiasDecoder = MakeDecoder(biasInfo, m_Bias.get()->Map(true)); } } void RefConvolution2dWorkload::PostAllocationConfigure() { const TensorInfo& inputInfo = GetTensorInfo(m_Data.m_Inputs[0]); m_InputShape = inputInfo.GetShape(); m_InputDecoder = MakeDecoder(inputInfo, m_Data.m_Inputs[0]->Map()); const TensorInfo& outputInfo = GetTensorInfo(m_Data.m_Outputs[0]); m_OutputShape = outputInfo.GetShape(); m_OutputEncoder = MakeEncoder(outputInfo, m_Data.m_Outputs[0]->Map()); } void RefConvolution2dWorkload::Execute() const { ARMNN_SCOPED_PROFILING_EVENT(Compute::CpuRef, "RefConvolution2dWorkload_Execute"); Convolve(m_InputShape, *m_InputDecoder, m_OutputShape, *m_OutputEncoder, m_FilterShape, *m_FilterDecoder, m_Data.m_Parameters.m_BiasEnabled, m_BiasDecoder.get(), m_Data.m_Parameters.m_DataLayout, m_Data.m_Parameters.m_PadTop, m_Data.m_Parameters.m_PadLeft, m_Data.m_Parameters.m_StrideX, m_Data.m_Parameters.m_StrideY, m_Data.m_Parameters.m_DilationX, m_Data.m_Parameters.m_DilationY); } } //namespace armnn