1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
|
/*
* Copyright (c) 2017-2018 ARM Limited.
*
* SPDX-License-Identifier: MIT
*
* Permission is hereby granted, free of charge, to any person obtaining a copy
* of this software and associated documentation files (the "Software"), to
* deal in the Software without restriction, including without limitation the
* rights to use, copy, modify, merge, publish, distribute, sublicense, and/or
* sell copies of the Software, and to permit persons to whom the Software is
* furnished to do so, subject to the following conditions:
*
* The above copyright notice and this permission notice shall be included in all
* copies or substantial portions of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
* AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
* SOFTWARE.
*/
// Build on AArch64 where either FP16_KERNELS is set or FP16 is explicitly supported.
#if defined(__aarch64__) && (defined(FP16_KERNELS) || defined(__ARM_FEATURE_FP16_VECTOR_ARITHMETIC))
#include <arm_neon.h>
#include "../../asmlib.hpp"
// Kernel implementation.
//
// Assume that "Apanel" points to a chunk of A blocks (each size 8xK) in read-order.
// Assume that "Bpanel" points to a chunk of B blocks (each size 24xK) in read-order.
// Assume that "Cpanel" points to a chunk of C output blocks (each size
// 24x8), the chunks being arranged in a row major fashion.
//
// Note that the intent of this is that either ablocks or bblocks will be 1
// - this construction allows the output loop to proceed in either order.
namespace arm_gemm {
void a64_hgemm_asimd_24x8(const __fp16 *Apanel, const __fp16 *Bpanel, __fp16 *Cpanel, int ablocks, int bblocks, int K) {
const __fp16 *a_ptr = Apanel;
__fp16 *c_ptr = Cpanel;
for (int yb=0; yb<ablocks; yb++) {
const __fp16 *a_ptr0 = a_ptr;
const __fp16 *b_ptr = Bpanel;
for (int xb=0; xb<bblocks; xb++) {
a_ptr = a_ptr0;
// Fix up for odd lengths - set a flag if K is odd, but make
// sure we round up the iteration count.
int oddk = (K & 1);
int k = ((K+1)/2) - 1;
register float16x8_t a0 asm("v0");
register float16x8_t a0a asm("v1");
register float16x8_t b0 asm("v2");
register float16x8_t b1 asm("v3");
register float16x8_t b2 asm("v4");
register float16x8_t b0a asm("v5");
register float16x8_t b1a asm("v6");
register float16x8_t b2a asm("v7");
__asm __volatile (
// Enable FP16 instruction support (but only if it's not already on).
#ifndef __ARM_FEATURE_FP16_VECTOR_ARITHMETIC
".arch armv8.2-a+fp16\n"
#endif
// Initialize result registers, load initial operands, prime prefetches.
"movi v8.8h, #0x0\n"
"ldr %q[a0], [%[a_ptr]]\n"
"movi v9.8h, #0x0\n"
"ldr %q[b0], [%[b_ptr]]\n"
"movi v10.8h, #0x0\n"
"ldr %q[b1], [%[b_ptr], #16]\n"
"movi v11.8h, #0x0\n"
"ldr %q[b2], [%[b_ptr], #32]\n"
"movi v12.8h, #0x0\n"
"ldr %q[b0a], [%[b_ptr], #48]\n"
"movi v13.8h, #0x0\n"
"ldr %q[b1a], [%[b_ptr], #64]\n"
"movi v14.8h, #0x0\n"
ASM_PREFETCH("[%[b_ptr], #64]")
"movi v15.8h, #0x0\n"
ASM_PREFETCH("[%[b_ptr], #128]")
"movi v16.8h, #0x0\n"
ASM_PREFETCH("[%[a_ptr], #64]")
"movi v17.8h, #0x0\n"
ASM_PREFETCH("[%[b_ptr], #192]")
"movi v18.8h, #0x0\n"
ASM_PREFETCH("[%[b_ptr], #256]")
"movi v19.8h, #0x0\n"
ASM_PREFETCH("[%[b_ptr], #320]")
"movi v20.8h, #0x0\n"
"movi v21.8h, #0x0\n"
"movi v22.8h, #0x0\n"
"movi v23.8h, #0x0\n"
"movi v24.8h, #0x0\n"
"movi v25.8h, #0x0\n"
"movi v26.8h, #0x0\n"
"movi v27.8h, #0x0\n"
"movi v28.8h, #0x0\n"
"movi v29.8h, #0x0\n"
"movi v30.8h, #0x0\n"
"movi v31.8h, #0x0\n"
// Skip loop if we are doing zero iterations of it.
"cbz %w[k], 4f\n"
"1:\n"
"fmla v8.8h , %[b0].8h, %[a0].h[0]\n"
"fmla v9.8h , %[b0].8h, %[a0].h[1]\n"
"ldr %q[a0a], [%[a_ptr], #16]\n"
"fmla v10.8h, %[b0].8h, %[a0].h[2]\n"
"fmla v11.8h, %[b0].8h, %[a0].h[3]\n"
"ldr %q[b2a], [%[b_ptr], #80]\n"
"fmla v12.8h, %[b0].8h, %[a0].h[4]\n"
"fmla v13.8h, %[b0].8h, %[a0].h[5]\n"
"fmla v14.8h, %[b0].8h, %[a0].h[6]\n"
"fmla v15.8h, %[b0].8h, %[a0].h[7]\n"
"ldr %q[b0], [%[b_ptr], #96]\n"
"fmla v16.8h, %[b1].8h, %[a0].h[0]\n"
"fmla v17.8h, %[b1].8h, %[a0].h[1]\n"
ASM_PREFETCH("[%[a_ptr], #128]")
"fmla v18.8h, %[b1].8h, %[a0].h[2]\n"
"fmla v19.8h, %[b1].8h, %[a0].h[3]\n"
"add %[b_ptr], %[b_ptr], #96\n"
"fmla v20.8h, %[b1].8h, %[a0].h[4]\n"
"fmla v21.8h, %[b1].8h, %[a0].h[5]\n"
"fmla v22.8h, %[b1].8h, %[a0].h[6]\n"
"fmla v23.8h, %[b1].8h, %[a0].h[7]\n"
"ldr %q[b1], [%[b_ptr], #16]\n"
"fmla v24.8h, %[b2].8h, %[a0].h[0]\n"
"fmla v25.8h, %[b2].8h, %[a0].h[1]\n"
ASM_PREFETCH("[%[b_ptr], #288]")
"fmla v26.8h, %[b2].8h, %[a0].h[2]\n"
"fmla v27.8h, %[b2].8h, %[a0].h[3]\n"
"fmla v28.8h, %[b2].8h, %[a0].h[4]\n"
"fmla v29.8h, %[b2].8h, %[a0].h[5]\n"
"fmla v30.8h, %[b2].8h, %[a0].h[6]\n"
"fmla v31.8h, %[b2].8h, %[a0].h[7]\n"
"ldr %q[a0], [%[a_ptr], #32]\n"
"fmla v8.8h , %[b0a].8h, %[a0a].h[0]\n"
"fmla v9.8h , %[b0a].8h, %[a0a].h[1]\n"
"ldr %q[b2], [%[b_ptr], #32]\n"
"fmla v10.8h, %[b0a].8h, %[a0a].h[2]\n"
"fmla v11.8h, %[b0a].8h, %[a0a].h[3]\n"
"fmla v12.8h, %[b0a].8h, %[a0a].h[4]\n"
"fmla v13.8h, %[b0a].8h, %[a0a].h[5]\n"
"fmla v14.8h, %[b0a].8h, %[a0a].h[6]\n"
"fmla v15.8h, %[b0a].8h, %[a0a].h[7]\n"
"ldr %q[b0a], [%[b_ptr], #48]\n"
"fmla v16.8h, %[b1a].8h, %[a0a].h[0]\n"
"fmla v17.8h, %[b1a].8h, %[a0a].h[1]\n"
ASM_PREFETCH("[%[b_ptr], #352]")
"fmla v18.8h, %[b1a].8h, %[a0a].h[2]\n"
"fmla v19.8h, %[b1a].8h, %[a0a].h[3]\n"
"fmla v20.8h, %[b1a].8h, %[a0a].h[4]\n"
"fmla v21.8h, %[b1a].8h, %[a0a].h[5]\n"
"fmla v22.8h, %[b1a].8h, %[a0a].h[6]\n"
"fmla v23.8h, %[b1a].8h, %[a0a].h[7]\n"
"ldr %q[b1a], [%[b_ptr], #64]\n"
"fmla v24.8h, %[b2a].8h, %[a0a].h[0]\n"
"fmla v25.8h, %[b2a].8h, %[a0a].h[1]\n"
"add %[a_ptr], %[a_ptr], #32\n"
"fmla v26.8h, %[b2a].8h, %[a0a].h[2]\n"
"fmla v27.8h, %[b2a].8h, %[a0a].h[3]\n"
"fmla v28.8h, %[b2a].8h, %[a0a].h[4]\n"
"fmla v29.8h, %[b2a].8h, %[a0a].h[5]\n"
"subs %w[k], %w[k], #1\n"
"fmla v30.8h, %[b2a].8h, %[a0a].h[6]\n"
"fmla v31.8h, %[b2a].8h, %[a0a].h[7]\n"
"bne 1b\n"
"4:\n"
// Jump to odd tail if necessary.
"cbnz %w[oddk], 2f\n"
// Even tail.
"fmla v8.8h , %[b0].8h, %[a0].h[0]\n"
"fmla v9.8h , %[b0].8h, %[a0].h[1]\n"
"ldr %q[a0a], [%[a_ptr], #16]\n"
"fmla v10.8h, %[b0].8h, %[a0].h[2]\n"
"fmla v11.8h, %[b0].8h, %[a0].h[3]\n"
"ldr %q[b2a], [%[b_ptr], #80]\n"
"fmla v12.8h, %[b0].8h, %[a0].h[4]\n"
"fmla v13.8h, %[b0].8h, %[a0].h[5]\n"
"fmla v14.8h, %[b0].8h, %[a0].h[6]\n"
"fmla v15.8h, %[b0].8h, %[a0].h[7]\n"
"fmla v16.8h, %[b1].8h, %[a0].h[0]\n"
"fmla v17.8h, %[b1].8h, %[a0].h[1]\n"
"add %[b_ptr], %[b_ptr], #96\n"
"fmla v18.8h, %[b1].8h, %[a0].h[2]\n"
"fmla v19.8h, %[b1].8h, %[a0].h[3]\n"
"fmla v20.8h, %[b1].8h, %[a0].h[4]\n"
"fmla v21.8h, %[b1].8h, %[a0].h[5]\n"
"add %[a_ptr], %[a_ptr], #32\n"
"fmla v22.8h, %[b1].8h, %[a0].h[6]\n"
"fmla v23.8h, %[b1].8h, %[a0].h[7]\n"
"fmla v24.8h, %[b2].8h, %[a0].h[0]\n"
"fmla v25.8h, %[b2].8h, %[a0].h[1]\n"
"fmla v26.8h, %[b2].8h, %[a0].h[2]\n"
"fmla v27.8h, %[b2].8h, %[a0].h[3]\n"
"fmla v28.8h, %[b2].8h, %[a0].h[4]\n"
"fmla v29.8h, %[b2].8h, %[a0].h[5]\n"
"fmla v30.8h, %[b2].8h, %[a0].h[6]\n"
"fmla v31.8h, %[b2].8h, %[a0].h[7]\n"
"fmla v8.8h , %[b0a].8h, %[a0a].h[0]\n"
"fmla v16.8h, %[b1a].8h, %[a0a].h[0]\n"
"str q8, [%[c_ptr]]\n"
"fmla v24.8h, %[b2a].8h, %[a0a].h[0]\n"
"str q16, [%[c_ptr], #16]\n"
"fmla v9.8h , %[b0a].8h, %[a0a].h[1]\n"
"str q24, [%[c_ptr], #32]\n"
"fmla v17.8h, %[b1a].8h, %[a0a].h[1]\n"
"str q9, [%[c_ptr], #48]\n"
"fmla v25.8h, %[b2a].8h, %[a0a].h[1]\n"
"str q17, [%[c_ptr], #64]\n"
"fmla v10.8h, %[b0a].8h, %[a0a].h[2]\n"
"str q25, [%[c_ptr], #80]\n"
"fmla v18.8h, %[b1a].8h, %[a0a].h[2]\n"
"str q10, [%[c_ptr], #96]\n"
"fmla v26.8h, %[b2a].8h, %[a0a].h[2]\n"
"str q18, [%[c_ptr], #112]\n"
"fmla v11.8h, %[b0a].8h, %[a0a].h[3]\n"
"str q26, [%[c_ptr], #128]\n"
"fmla v19.8h, %[b1a].8h, %[a0a].h[3]\n"
"str q11, [%[c_ptr], #144]\n"
"fmla v27.8h, %[b2a].8h, %[a0a].h[3]\n"
"str q19, [%[c_ptr], #160]\n"
"fmla v12.8h, %[b0a].8h, %[a0a].h[4]\n"
"str q27, [%[c_ptr], #176]\n"
"fmla v20.8h, %[b1a].8h, %[a0a].h[4]\n"
"str q12, [%[c_ptr], #192]\n"
"fmla v28.8h, %[b2a].8h, %[a0a].h[4]\n"
"str q20, [%[c_ptr], #208]\n"
"fmla v13.8h, %[b0a].8h, %[a0a].h[5]\n"
"str q28, [%[c_ptr], #224]\n"
"fmla v21.8h, %[b1a].8h, %[a0a].h[5]\n"
"str q13, [%[c_ptr], #240]\n"
"fmla v29.8h, %[b2a].8h, %[a0a].h[5]\n"
"str q21, [%[c_ptr], #256]\n"
"fmla v14.8h, %[b0a].8h, %[a0a].h[6]\n"
"str q29, [%[c_ptr], #272]\n"
"fmla v22.8h, %[b1a].8h, %[a0a].h[6]\n"
"str q14, [%[c_ptr], #288]\n"
"fmla v30.8h, %[b2a].8h, %[a0a].h[6]\n"
"str q22, [%[c_ptr], #304]\n"
"fmla v15.8h, %[b0a].8h, %[a0a].h[7]\n"
"str q30, [%[c_ptr], #320]\n"
"fmla v23.8h, %[b1a].8h, %[a0a].h[7]\n"
"str q15, [%[c_ptr], #336]\n"
"fmla v31.8h, %[b2a].8h, %[a0a].h[7]\n"
"b 3f\n"
// Odd tail
"2:\n"
"fmla v8.8h , %[b0].8h, %[a0].h[0]\n"
"add %[b_ptr], %[b_ptr], #48\n"
"fmla v16.8h, %[b1].8h, %[a0].h[0]\n"
"add %[a_ptr], %[a_ptr], #16\n"
"str q8, [%[c_ptr]]\n"
"fmla v24.8h, %[b2].8h, %[a0].h[0]\n"
"str q16, [%[c_ptr], #16]\n"
"fmla v9.8h , %[b0].8h, %[a0].h[1]\n"
"str q24, [%[c_ptr], #32]\n"
"fmla v17.8h, %[b1].8h, %[a0].h[1]\n"
"str q9, [%[c_ptr], #48]\n"
"fmla v25.8h, %[b2].8h, %[a0].h[1]\n"
"str q17, [%[c_ptr], #64]\n"
"fmla v10.8h, %[b0].8h, %[a0].h[2]\n"
"str q25, [%[c_ptr], #80]\n"
"fmla v18.8h, %[b1].8h, %[a0].h[2]\n"
"str q10, [%[c_ptr], #96]\n"
"fmla v26.8h, %[b2].8h, %[a0].h[2]\n"
"str q18, [%[c_ptr], #112]\n"
"fmla v11.8h, %[b0].8h, %[a0].h[3]\n"
"str q26, [%[c_ptr], #128]\n"
"fmla v19.8h, %[b1].8h, %[a0].h[3]\n"
"str q11, [%[c_ptr], #144]\n"
"fmla v27.8h, %[b2].8h, %[a0].h[3]\n"
"str q19, [%[c_ptr], #160]\n"
"fmla v12.8h, %[b0].8h, %[a0].h[4]\n"
"str q27, [%[c_ptr], #176]\n"
"fmla v20.8h, %[b1].8h, %[a0].h[4]\n"
"str q12, [%[c_ptr], #192]\n"
"fmla v28.8h, %[b2].8h, %[a0].h[4]\n"
"str q20, [%[c_ptr], #208]\n"
"fmla v13.8h, %[b0].8h, %[a0].h[5]\n"
"str q28, [%[c_ptr], #224]\n"
"fmla v21.8h, %[b1].8h, %[a0].h[5]\n"
"str q13, [%[c_ptr], #240]\n"
"fmla v29.8h, %[b2].8h, %[a0].h[5]\n"
"str q21, [%[c_ptr], #256]\n"
"fmla v14.8h, %[b0].8h, %[a0].h[6]\n"
"str q29, [%[c_ptr], #272]\n"
"fmla v22.8h, %[b1].8h, %[a0].h[6]\n"
"str q14, [%[c_ptr], #288]\n"
"fmla v30.8h, %[b2].8h, %[a0].h[6]\n"
"str q22, [%[c_ptr], #304]\n"
"fmla v15.8h, %[b0].8h, %[a0].h[7]\n"
"str q30, [%[c_ptr], #320]\n"
"fmla v23.8h, %[b1].8h, %[a0].h[7]\n"
"str q15, [%[c_ptr], #336]\n"
"fmla v31.8h, %[b2].8h, %[a0].h[7]\n"
"3:\n"
"str q23, [%[c_ptr], #352]\n"
"str q31, [%[c_ptr], #368]\n"
"add %[c_ptr], %[c_ptr], #384\n"
:
[a_ptr] "+r" (a_ptr), [b_ptr] "+r" (b_ptr), [c_ptr] "+r" (c_ptr),
[a0] "+w" (a0), [a0a] "+w" (a0a),
[b0] "+w" (b0), [b1] "+w" (b1), [b2] "+w" (b2), [k] "+r" (k),
[b0a] "+w" (b0a), [b1a] "+w" (b1a), [b2a] "+w" (b2a)
: [oddk] "r" (oddk)
: "x20", "x21", "v8", "v9", "v10", "v11", "v12", "v13", "v14", "v15", "v16", "v17", "v18",
"v19", "v20", "v21", "v22", "v23", "v24", "v25", "v26", "v27", "v28", "v29", "v30", "v31", "cc"
);
}
}
}
} // namespace arm_gemm
#endif // __aarch64__ && (FP16_KERNELS || __ARM_FEATURE_FP16_VECTOR_ARITHMETIC)
|