aboutsummaryrefslogtreecommitdiff
path: root/src/core/NEON/kernels/arm_conv/depthwise/kernels/a64_fp16_nhwc_5x5_s1_output2x2_mla_depthfirst/generic_direct.cpp
blob: ec5f97ab6dec884c607dfe1945691f10d7bcfc63 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
/*
 * Copyright (c) 2021 Arm Limited.
 *
 * SPDX-License-Identifier: MIT
 *
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to
 * deal in the Software without restriction, including without limitation the
 * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or
 * sell copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in all
 * copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

#include <cstddef>
#include <cstdint>

#if defined(__ARM_FP16_ARGS) && defined(__ARM_FEATURE_FP16_VECTOR_ARITHMETIC)

namespace arm_conv {
namespace depthwise {

void a64_fp16_nhwc_5x5_s1_output2x2_mla_depthfirst_direct_impl(
  const unsigned int n_tile_rows,
  const unsigned int n_tile_cols,
  const __fp16 *inptr,
  int64_t ld_input_row,
  int64_t ld_input_col,
  __fp16 *outptr,
  int64_t ld_output_row,
  int64_t ld_output_col,
  const void *params,
  unsigned int n_channels,
  const __fp16 activation_min,
  const __fp16 activation_max
)
{
  struct Args
  {
    const uint64_t n_tile_rows, n_tile_cols;
    const __fp16 *inptr;
    const uint64_t ld_input_row;
    const uint64_t ld_input_col;
    __fp16 *outptr;
    const uint64_t ld_output_row;
    const uint64_t ld_output_col;
    const void *params;
    const __fp16 min, max;

    uint64_t tile_i = 0, tile_j = 0;

    Args(
      const unsigned int n_tile_rows,
      const unsigned int n_tile_cols,
      const __fp16 *inptr,
      int64_t ld_input_row,
      int64_t ld_input_col,
      __fp16 *outptr,
      int64_t ld_output_row,
      int64_t ld_output_col,
      const void *params,
      const float activation_min,
      const float activation_max
    ) : n_tile_rows(n_tile_rows), n_tile_cols(n_tile_cols), inptr(inptr),
        ld_input_row(ld_input_row), ld_input_col(ld_input_col), outptr(outptr),
        ld_output_row(ld_output_row), ld_output_col(ld_output_col),
        params(params), min(activation_min), max(activation_max)
    {
    }
  };

  Args params_struct(
    n_tile_rows, n_tile_cols,
    inptr, ld_input_row, ld_input_col,
    outptr, ld_output_row, ld_output_col,
    params, activation_min, activation_max
  );

  __asm__ __volatile__(
    "mov x28, #0x0\n"
    "mov x27, #0x0\n"
    "1:"  // Tile loop
    "str x28, [%x[params_struct], %[offsetof_args_tile_i]]\n"
    "mov x26, #0x2\n"
    "str x27, [%x[params_struct], %[offsetof_args_tile_j]]\n"
    "mov x25, #0x2\n"
    "ldr x3, [%x[params_struct], %[offsetof_args_params]]\n"
    "add x24, %x[params_struct], %[offsetof_args_min]\n"
    "ldr x23, [%x[params_struct], %[offsetof_args_ld_input_row]]\n"
    "add x21, %x[params_struct], %[offsetof_args_max]\n"
    "ldr x4, [%x[params_struct], %[offsetof_args_ld_input_col]]\n"
    "mov x22, #0x0\n"
    "ldr x5, [%x[params_struct], %[offsetof_args_inptr]]\n"
    "mul x19, x28, x23\n" // offset = tile_i * ld_input_row
    "ldr x20, [%x[params_struct], %[offsetof_args_ld_output_row]]\n"
    "madd x19, x27, x4, x19\n" // offset += tile_j * ld_input_col
    "ldr x6, [%x[params_struct], %[offsetof_args_ld_output_col]]\n"
    "mul x19, x19, x26\n" // offset *= kernel_stride * output_size
    "ldr x7, [%x[params_struct], %[offsetof_args_outptr]]\n"
    "add x5, x5, x19, LSL #1\n" // inptr[0] += offset * sizeof(__fp16)
    "ld1r { v18.8h }, [x24]\n"
    "add x8, x5, x23, LSL #1\n"
    "ld1r { v17.8h }, [x21]\n"
    "add x17, x8, x23, LSL #1\n"
    "lsl x4, x4, #0x1\n"
    "add x16, x17, x23, LSL #1\n"
    "add x15, x16, x23, LSL #1\n"
    "add x14, x15, x23, LSL #1\n"
    "add x13, x4, x4\n"
    "add x12, x13, x4\n"
    "add x11, x12, x4\n"
    "add x10, x11, x4\n"
    "mul x19, x28, x20\n" // offset = tile_i * ld_output_row
    "madd x19, x27, x6, x19\n" // offset += tile_j * ld_output_col
    "mul x19, x19, x25\n" // offset *= output_tile_size
    "add x7, x7, x19, LSL #1\n" // outptrs[0] += offset * sizeof(__fp16)
    "add x9, x7, x20, LSL #1\n"
    "lsl x6, x6, #0x1\n"
    "mov x21, #0x10\n" // cntb _, ALL, #1
    "sub x20, XZR, x21\n"
    "lsr x19, %x[n_channels], #0x3\n"
    "cbz x19, 4f\n"
    "ldr q16, [x3, #0x0]\n"
    "ldr q0, [x3, #0x10]\n"
    "cmp x21, x19, LSL #4\n"
    "ldr q1, [x3, #0x20]\n"
    "ldr q2, [x3, #0x30]\n"
    "ldr q3, [x3, #0x40]\n"
    "ldr q4, [x3, #0x50]\n"
    "add x3, x3, #0x60\n"
    "ld1 { v5.8h }, [x5]\n"
    "ldr q6, [x5, x4]\n"
    "ld1 { v7.8h }, [x8]\n"
    "ldr q8, [x8, x4]\n"
    "ldr q9, [x5, x13]\n"
    "ldr q13, [x8, x13]\n"
    "ldr q11, [x5, x12]\n"
    "ldr q12, [x5, x11]\n"
    "ldr q10, [x8, x10]\n"
    "ld1 { v14.8h }, [x17]\n"
    "bge 3f\n"
    "2:"  // Tile loop: Channel loop
    "mov v31.16b, v16.16b\n fmla v31.8h, v0.8h, v5.8h\n"
    "ldr q5, [x8, x12]\n"
    "add x20, x20, #0x10\n"
    "mov v30.16b, v16.16b\n fmla v30.8h, v0.8h, v6.8h\n"
    "add x22, x22, #0x10\n"
    "mov v29.16b, v16.16b\n fmla v29.8h, v0.8h, v7.8h\n"
    "add x21, x21, #0x10\n"
    "mov v28.16b, v16.16b\n fmla v28.8h, v0.8h, v8.8h\n"
    "ldr q0, [x3, #0x0]\n"
    "cmp x21, x19, LSL #4\n"
    "fmla v31.8h, v1.8h, v6.8h\n"
    "ldr q6, [x8, x11]\n"
    "add x8, x8, #0x10\n"
    "fmla v30.8h, v1.8h, v9.8h\n"
    "ldr q16, [x3, #0x140]\n"
    "fmla v29.8h, v1.8h, v8.8h\n"
    "fmla v28.8h, v1.8h, v13.8h\n"
    "ldr q1, [x3, #0x10]\n"
    "fmla v31.8h, v2.8h, v9.8h\n"
    "ldr q9, [x5, x10]\n"
    "add x5, x5, #0x10\n"
    "fmla v30.8h, v2.8h, v11.8h\n"
    "fmla v29.8h, v2.8h, v13.8h\n"
    "fmla v28.8h, v2.8h, v5.8h\n"
    "ldr q2, [x3, #0x20]\n"
    "fmla v31.8h, v3.8h, v11.8h\n"
    "ldr q11, [x17, x4]\n"
    "fmla v30.8h, v3.8h, v12.8h\n"
    "fmla v29.8h, v3.8h, v5.8h\n"
    "fmla v28.8h, v3.8h, v6.8h\n"
    "ldr q3, [x3, #0x30]\n"
    "fmla v31.8h, v4.8h, v12.8h\n"
    "ldr q12, [x17, x13]\n"
    "fmla v30.8h, v4.8h, v9.8h\n"
    "ldr q9, [x17, x12]\n"
    "fmla v29.8h, v4.8h, v6.8h\n"
    "fmla v28.8h, v4.8h, v10.8h\n"
    "ldr q4, [x3, #0x40]\n"
    "fmla v31.8h, v0.8h, v7.8h\n"
    "ld1 { v7.8h }, [x8]\n"
    "fmla v30.8h, v0.8h, v8.8h\n"
    "fmla v29.8h, v0.8h, v14.8h\n"
    "fmla v28.8h, v0.8h, v11.8h\n"
    "ldr q0, [x3, #0x50]\n"
    "fmla v31.8h, v1.8h, v8.8h\n"
    "ldr q8, [x17, x10]\n"
    "fmla v30.8h, v1.8h, v13.8h\n"
    "fmla v29.8h, v1.8h, v11.8h\n"
    "fmla v28.8h, v1.8h, v12.8h\n"
    "ldr q1, [x3, #0x60]\n"
    "fmla v31.8h, v2.8h, v13.8h\n"
    "ldr q13, [x17, x11]\n"
    "add x17, x17, #0x10\n"
    "fmla v30.8h, v2.8h, v5.8h\n"
    "fmla v29.8h, v2.8h, v12.8h\n"
    "fmla v28.8h, v2.8h, v9.8h\n"
    "ldr q2, [x3, #0x70]\n"
    "fmla v31.8h, v3.8h, v5.8h\n"
    "ld1 { v5.8h }, [x16]\n"
    "fmla v30.8h, v3.8h, v6.8h\n"
    "fmla v29.8h, v3.8h, v9.8h\n"
    "fmla v28.8h, v3.8h, v13.8h\n"
    "ldr q3, [x3, #0x80]\n"
    "fmla v31.8h, v4.8h, v6.8h\n"
    "ldr q6, [x16, x4]\n"
    "fmla v30.8h, v4.8h, v10.8h\n"
    "ldr q10, [x16, x13]\n"
    "fmla v29.8h, v4.8h, v13.8h\n"
    "fmla v28.8h, v4.8h, v8.8h\n"
    "ldr q4, [x3, #0x90]\n"
    "fmla v31.8h, v0.8h, v14.8h\n"
    "ldr q14, [x16, x10]\n"
    "fmla v30.8h, v0.8h, v11.8h\n"
    "fmla v29.8h, v0.8h, v5.8h\n"
    "fmla v28.8h, v0.8h, v6.8h\n"
    "ldr q0, [x3, #0xa0]\n"
    "fmla v31.8h, v1.8h, v11.8h\n"
    "ldr q11, [x16, x12]\n"
    "fmla v30.8h, v1.8h, v12.8h\n"
    "fmla v29.8h, v1.8h, v6.8h\n"
    "fmla v28.8h, v1.8h, v10.8h\n"
    "ldr q1, [x3, #0xb0]\n"
    "fmla v31.8h, v2.8h, v12.8h\n"
    "ldr q12, [x16, x11]\n"
    "add x16, x16, #0x10\n"
    "fmla v30.8h, v2.8h, v9.8h\n"
    "fmla v29.8h, v2.8h, v10.8h\n"
    "fmla v28.8h, v2.8h, v11.8h\n"
    "ldr q2, [x3, #0xc0]\n"
    "fmla v31.8h, v3.8h, v9.8h\n"
    "ld1 { v9.8h }, [x15]\n"
    "fmla v30.8h, v3.8h, v13.8h\n"
    "fmla v29.8h, v3.8h, v11.8h\n"
    "fmla v28.8h, v3.8h, v12.8h\n"
    "ldr q3, [x3, #0xd0]\n"
    "fmla v31.8h, v4.8h, v13.8h\n"
    "ldr q13, [x15, x4]\n"
    "fmla v30.8h, v4.8h, v8.8h\n"
    "ldr q8, [x15, x11]\n"
    "fmla v29.8h, v4.8h, v12.8h\n"
    "fmla v28.8h, v4.8h, v14.8h\n"
    "ldr q4, [x3, #0xe0]\n"
    "fmla v31.8h, v0.8h, v5.8h\n"
    "ldr q5, [x15, x13]\n"
    "fmla v30.8h, v0.8h, v6.8h\n"
    "fmla v29.8h, v0.8h, v9.8h\n"
    "fmla v28.8h, v0.8h, v13.8h\n"
    "ldr q0, [x3, #0xf0]\n"
    "fmla v31.8h, v1.8h, v6.8h\n"
    "ldr q6, [x15, x12]\n"
    "fmla v30.8h, v1.8h, v10.8h\n"
    "fmla v29.8h, v1.8h, v13.8h\n"
    "fmla v28.8h, v1.8h, v5.8h\n"
    "ldr q1, [x3, #0x100]\n"
    "fmla v31.8h, v2.8h, v10.8h\n"
    "ldr q10, [x15, x10]\n"
    "add x15, x15, #0x10\n"
    "fmla v30.8h, v2.8h, v11.8h\n"
    "fmla v29.8h, v2.8h, v5.8h\n"
    "fmla v28.8h, v2.8h, v6.8h\n"
    "ldr q2, [x3, #0x110]\n"
    "fmla v31.8h, v3.8h, v11.8h\n"
    "ld1 { v11.8h }, [x14]\n"
    "fmla v30.8h, v3.8h, v12.8h\n"
    "fmla v29.8h, v3.8h, v6.8h\n"
    "fmla v28.8h, v3.8h, v8.8h\n"
    "ldr q3, [x3, #0x120]\n"
    "fmla v31.8h, v4.8h, v12.8h\n"
    "ldr q12, [x14, x4]\n"
    "fmla v30.8h, v4.8h, v14.8h\n"
    "ld1 { v14.8h }, [x17]\n"
    "fmla v29.8h, v4.8h, v8.8h\n"
    "fmla v28.8h, v4.8h, v10.8h\n"
    "ldr q4, [x3, #0x130]\n"
    "fmla v31.8h, v0.8h, v9.8h\n"
    "ldr q9, [x14, x13]\n"
    "fmla v30.8h, v0.8h, v13.8h\n"
    "fmla v29.8h, v0.8h, v11.8h\n"
    "ldr q11, [x14, x12]\n"
    "fmla v28.8h, v0.8h, v12.8h\n"
    "ldr q0, [x3, #0x150]\n"
    "fmla v31.8h, v1.8h, v13.8h\n"
    "ldr q13, [x8, x13]\n"
    "fmla v30.8h, v1.8h, v5.8h\n"
    "fmla v29.8h, v1.8h, v12.8h\n"
    "ldr q12, [x14, x11]\n"
    "fmla v28.8h, v1.8h, v9.8h\n"
    "ldr q1, [x3, #0x160]\n"
    "fmla v31.8h, v2.8h, v5.8h\n"
    "ld1 { v5.8h }, [x5]\n"
    "fmla v30.8h, v2.8h, v6.8h\n"
    "fmla v29.8h, v2.8h, v9.8h\n"
    "ldr q9, [x14, x10]\n"
    "add x14, x14, #0x10\n"
    "fmla v28.8h, v2.8h, v11.8h\n"
    "ldr q2, [x3, #0x170]\n"
    "fmla v31.8h, v3.8h, v6.8h\n"
    "ldr q6, [x5, x4]\n"
    "fmla v30.8h, v3.8h, v8.8h\n"
    "fmla v29.8h, v3.8h, v11.8h\n"
    "ldr q11, [x5, x12]\n"
    "fmla v28.8h, v3.8h, v12.8h\n"
    "ldr q3, [x3, #0x180]\n"
    "fmla v31.8h, v4.8h, v8.8h\n"
    "ldr q8, [x8, x4]\n"
    "fmla v30.8h, v4.8h, v10.8h\n"
    "ldr q10, [x8, x10]\n"
    "fmla v29.8h, v4.8h, v12.8h\n"
    "ldr q12, [x5, x11]\n"
    "fmla v28.8h, v4.8h, v9.8h\n"
    "ldr q9, [x5, x13]\n"
    "ldr q4, [x3, #0x190]\n"
    "fmax v31.8h, v31.8h, v18.8h\n"
    "add x3, x3, #0x1a0\n"
    "fmax v30.8h, v30.8h, v18.8h\n"
    "fmax v29.8h, v29.8h, v18.8h\n"
    "fmin v31.8h, v31.8h, v17.8h\n"
    "st1 { v31.8h }, [x7]\n"
    "fmin v30.8h, v30.8h, v17.8h\n"
    "fmin v29.8h, v29.8h, v17.8h\n"
    "str q30, [x7, x6]\n"
    "fmax v28.8h, v28.8h, v18.8h\n"
    "add x7, x7, #0x10\n"
    "fmin v28.8h, v28.8h, v17.8h\n"
    "st1 { v29.8h }, [x9]\n"
    "str q28, [x9, x6]\n"
    "add x9, x9, #0x10\n"
    "blt 2b\n"
    "3:"  // Tile loop: Channel tail
    "mov v31.16b, v16.16b\n fmla v31.8h, v0.8h, v5.8h\n"
    "ldr q5, [x8, x12]\n"
    "mov v30.16b, v16.16b\n fmla v30.8h, v0.8h, v6.8h\n"
    "mov v29.16b, v16.16b\n fmla v29.8h, v0.8h, v7.8h\n"
    "mov v28.16b, v16.16b\n fmla v28.8h, v0.8h, v8.8h\n"
    "ldr q0, [x3, #0x0]\n"
    "fmla v31.8h, v1.8h, v6.8h\n"
    "ldr q6, [x8, x11]\n"
    "add x8, x8, #0x10\n"
    "fmla v30.8h, v1.8h, v9.8h\n"
    "fmla v29.8h, v1.8h, v8.8h\n"
    "fmla v28.8h, v1.8h, v13.8h\n"
    "ldr q1, [x3, #0x10]\n"
    "fmla v31.8h, v2.8h, v9.8h\n"
    "ldr q9, [x5, x10]\n"
    "add x5, x5, #0x10\n"
    "fmla v30.8h, v2.8h, v11.8h\n"
    "fmla v29.8h, v2.8h, v13.8h\n"
    "fmla v28.8h, v2.8h, v5.8h\n"
    "ldr q2, [x3, #0x20]\n"
    "fmla v31.8h, v3.8h, v11.8h\n"
    "ldr q11, [x17, x4]\n"
    "fmla v30.8h, v3.8h, v12.8h\n"
    "fmla v29.8h, v3.8h, v5.8h\n"
    "fmla v28.8h, v3.8h, v6.8h\n"
    "ldr q3, [x3, #0x30]\n"
    "fmla v31.8h, v4.8h, v12.8h\n"
    "ldr q12, [x17, x13]\n"
    "fmla v30.8h, v4.8h, v9.8h\n"
    "ldr q9, [x17, x12]\n"
    "fmla v29.8h, v4.8h, v6.8h\n"
    "fmla v28.8h, v4.8h, v10.8h\n"
    "ldr q4, [x3, #0x40]\n"
    "fmla v31.8h, v0.8h, v7.8h\n"
    "fmla v30.8h, v0.8h, v8.8h\n"
    "fmla v29.8h, v0.8h, v14.8h\n"
    "fmla v28.8h, v0.8h, v11.8h\n"
    "ldr q0, [x3, #0x50]\n"
    "fmla v31.8h, v1.8h, v8.8h\n"
    "ldr q8, [x17, x10]\n"
    "fmla v30.8h, v1.8h, v13.8h\n"
    "fmla v29.8h, v1.8h, v11.8h\n"
    "fmla v28.8h, v1.8h, v12.8h\n"
    "ldr q1, [x3, #0x60]\n"
    "fmla v31.8h, v2.8h, v13.8h\n"
    "ldr q13, [x17, x11]\n"
    "add x17, x17, #0x10\n"
    "fmla v30.8h, v2.8h, v5.8h\n"
    "fmla v29.8h, v2.8h, v12.8h\n"
    "fmla v28.8h, v2.8h, v9.8h\n"
    "ldr q2, [x3, #0x70]\n"
    "fmla v31.8h, v3.8h, v5.8h\n"
    "ld1 { v5.8h }, [x16]\n"
    "fmla v30.8h, v3.8h, v6.8h\n"
    "fmla v29.8h, v3.8h, v9.8h\n"
    "fmla v28.8h, v3.8h, v13.8h\n"
    "ldr q3, [x3, #0x80]\n"
    "fmla v31.8h, v4.8h, v6.8h\n"
    "ldr q6, [x16, x4]\n"
    "fmla v30.8h, v4.8h, v10.8h\n"
    "ldr q10, [x16, x13]\n"
    "fmla v29.8h, v4.8h, v13.8h\n"
    "fmla v28.8h, v4.8h, v8.8h\n"
    "ldr q4, [x3, #0x90]\n"
    "fmla v31.8h, v0.8h, v14.8h\n"
    "ldr q14, [x16, x10]\n"
    "fmla v30.8h, v0.8h, v11.8h\n"
    "fmla v29.8h, v0.8h, v5.8h\n"
    "fmla v28.8h, v0.8h, v6.8h\n"
    "ldr q0, [x3, #0xa0]\n"
    "fmla v31.8h, v1.8h, v11.8h\n"
    "ldr q11, [x16, x12]\n"
    "fmla v30.8h, v1.8h, v12.8h\n"
    "fmla v29.8h, v1.8h, v6.8h\n"
    "fmla v28.8h, v1.8h, v10.8h\n"
    "ldr q1, [x3, #0xb0]\n"
    "fmla v31.8h, v2.8h, v12.8h\n"
    "ldr q12, [x16, x11]\n"
    "add x16, x16, #0x10\n"
    "fmla v30.8h, v2.8h, v9.8h\n"
    "fmla v29.8h, v2.8h, v10.8h\n"
    "fmla v28.8h, v2.8h, v11.8h\n"
    "ldr q2, [x3, #0xc0]\n"
    "fmla v31.8h, v3.8h, v9.8h\n"
    "ld1 { v9.8h }, [x15]\n"
    "fmla v30.8h, v3.8h, v13.8h\n"
    "fmla v29.8h, v3.8h, v11.8h\n"
    "fmla v28.8h, v3.8h, v12.8h\n"
    "ldr q3, [x3, #0xd0]\n"
    "fmla v31.8h, v4.8h, v13.8h\n"
    "ldr q13, [x15, x4]\n"
    "fmla v30.8h, v4.8h, v8.8h\n"
    "ldr q8, [x15, x11]\n"
    "fmla v29.8h, v4.8h, v12.8h\n"
    "fmla v28.8h, v4.8h, v14.8h\n"
    "ldr q4, [x3, #0xe0]\n"
    "fmla v31.8h, v0.8h, v5.8h\n"
    "ldr q5, [x15, x13]\n"
    "fmla v30.8h, v0.8h, v6.8h\n"
    "fmla v29.8h, v0.8h, v9.8h\n"
    "fmla v28.8h, v0.8h, v13.8h\n"
    "ldr q0, [x3, #0xf0]\n"
    "fmla v31.8h, v1.8h, v6.8h\n"
    "ldr q6, [x15, x12]\n"
    "fmla v30.8h, v1.8h, v10.8h\n"
    "fmla v29.8h, v1.8h, v13.8h\n"
    "fmla v28.8h, v1.8h, v5.8h\n"
    "ldr q1, [x3, #0x100]\n"
    "fmla v31.8h, v2.8h, v10.8h\n"
    "ldr q10, [x15, x10]\n"
    "add x15, x15, #0x10\n"
    "fmla v30.8h, v2.8h, v11.8h\n"
    "fmla v29.8h, v2.8h, v5.8h\n"
    "fmla v28.8h, v2.8h, v6.8h\n"
    "ldr q2, [x3, #0x110]\n"
    "fmla v31.8h, v3.8h, v11.8h\n"
    "ld1 { v11.8h }, [x14]\n"
    "fmla v30.8h, v3.8h, v12.8h\n"
    "fmla v29.8h, v3.8h, v6.8h\n"
    "fmla v28.8h, v3.8h, v8.8h\n"
    "ldr q3, [x3, #0x120]\n"
    "fmla v31.8h, v4.8h, v12.8h\n"
    "ldr q12, [x14, x4]\n"
    "fmla v30.8h, v4.8h, v14.8h\n"
    "fmla v29.8h, v4.8h, v8.8h\n"
    "fmla v28.8h, v4.8h, v10.8h\n"
    "ldr q4, [x3, #0x130]\n"
    "add x3, x3, #0x140\n"
    "fmla v31.8h, v0.8h, v9.8h\n"
    "ldr q9, [x14, x13]\n"
    "fmla v30.8h, v0.8h, v13.8h\n"
    "fmla v29.8h, v0.8h, v11.8h\n"
    "ldr q11, [x14, x12]\n"
    "fmla v28.8h, v0.8h, v12.8h\n"
    "fmla v31.8h, v1.8h, v13.8h\n"
    "fmla v30.8h, v1.8h, v5.8h\n"
    "fmla v29.8h, v1.8h, v12.8h\n"
    "ldr q12, [x14, x11]\n"
    "fmla v28.8h, v1.8h, v9.8h\n"
    "fmla v31.8h, v2.8h, v5.8h\n"
    "fmla v30.8h, v2.8h, v6.8h\n"
    "fmla v29.8h, v2.8h, v9.8h\n"
    "ldr q9, [x14, x10]\n"
    "add x14, x14, #0x10\n"
    "fmla v28.8h, v2.8h, v11.8h\n"
    "fmla v31.8h, v3.8h, v6.8h\n"
    "fmla v30.8h, v3.8h, v8.8h\n"
    "fmla v29.8h, v3.8h, v11.8h\n"
    "fmla v28.8h, v3.8h, v12.8h\n"
    "fmla v31.8h, v4.8h, v8.8h\n"
    "fmla v30.8h, v4.8h, v10.8h\n"
    "fmla v29.8h, v4.8h, v12.8h\n"
    "fmla v28.8h, v4.8h, v9.8h\n"
    "fmax v31.8h, v31.8h, v18.8h\n"
    "fmax v30.8h, v30.8h, v18.8h\n"
    "fmax v29.8h, v29.8h, v18.8h\n"
    "fmin v31.8h, v31.8h, v17.8h\n"
    "st1 { v31.8h }, [x7]\n"
    "fmin v30.8h, v30.8h, v17.8h\n"
    "fmin v29.8h, v29.8h, v17.8h\n"
    "str q30, [x7, x6]\n"
    "fmax v28.8h, v28.8h, v18.8h\n"
    "add x7, x7, #0x10\n"
    "fmin v28.8h, v28.8h, v17.8h\n"
    "st1 { v29.8h }, [x9]\n"
    "str q28, [x9, x6]\n"
    "add x9, x9, #0x10\n"
    "4:"  // Tile loop: Oddments
    "tst %x[n_channels], #0x1\n"
    "beq 61f\n"
    "ldr q16, [x3, #0x0]\n"
    "ldr q0, [x3, #0x10]\n"
    "add x28, x5, XZR\n"
    "ldr q1, [x3, #0x20]\n"
    "add x27, x5, x4\n"
    "ldr q2, [x3, #0x30]\n"
    "add x26, x8, XZR\n"
    "ldr q3, [x3, #0x40]\n"
    "add x25, x8, x4\n"
    "ldr q4, [x3, #0x50]\n"
    "add x24, x5, x13\n"
    "add x23, x8, x13\n"
    "add x22, x5, x12\n"
    "add x21, x5, x11\n"
    "add x20, x8, x10\n"
    "add x19, x17, XZR\n"
    "add x3, x3, #0x60\n"
    "tbz %x[n_channels], #1, 5f\n"
    "ldr s5, [x28], #0x4\n"
    "ldr s6, [x27], #0x4\n"
    "ldr s7, [x26], #0x4\n"
    "ldr s8, [x25], #0x4\n"
    "ldr s9, [x24], #0x4\n"
    "ldr s13, [x23], #0x4\n"
    "ldr s11, [x22], #0x4\n"
    "ldr s12, [x21], #0x4\n"
    "ldr s10, [x20], #0x4\n"
    "ldr s14, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 6f\n"
    "ld1 { v5.h }[2], [x28]\n"
    "ld1 { v6.h }[2], [x27]\n"
    "ld1 { v7.h }[2], [x26]\n"
    "ld1 { v8.h }[2], [x25]\n"
    "ld1 { v9.h }[2], [x24]\n"
    "ld1 { v13.h }[2], [x23]\n"
    "ld1 { v11.h }[2], [x22]\n"
    "ld1 { v12.h }[2], [x21]\n"
    "ld1 { v10.h }[2], [x20]\n"
    "ld1 { v14.h }[2], [x19]\n"
    "b 6f\n"
    "5:"  // Tile loop: Oddments: Load inputs: (0, 0), (0, 1), (1, 0), (1, 1), (0, 2), (1, 2), (0, 3), (0, 4), (1, 5), (2, 0): Bit 1: Unset
    "ldr h5, [x28, #0x0]\n"
    "ldr h6, [x27, #0x0]\n"
    "ldr h7, [x26, #0x0]\n"
    "ldr h8, [x25, #0x0]\n"
    "ldr h9, [x24, #0x0]\n"
    "ldr h13, [x23, #0x0]\n"
    "ldr h11, [x22, #0x0]\n"
    "ldr h12, [x21, #0x0]\n"
    "ldr h10, [x20, #0x0]\n"
    "ldr h14, [x19, #0x0]\n"
    "6:"  // Tile loop: Oddments: Load inputs: (0, 0), (0, 1), (1, 0), (1, 1), (0, 2), (1, 2), (0, 3), (0, 4), (1, 5), (2, 0): Bit 1: End
    "mov v31.16b, v16.16b\n fmla v31.8h, v0.8h, v5.8h\n"
    "add x19, x8, x12\n"
    "mov v30.16b, v16.16b\n fmla v30.8h, v0.8h, v6.8h\n"
    "mov v29.16b, v16.16b\n fmla v29.8h, v0.8h, v7.8h\n"
    "mov v28.16b, v16.16b\n fmla v28.8h, v0.8h, v8.8h\n"
    "fmla v31.8h, v1.8h, v6.8h\n"
    "fmla v30.8h, v1.8h, v9.8h\n"
    "fmla v29.8h, v1.8h, v8.8h\n"
    "fmla v28.8h, v1.8h, v13.8h\n"
    "fmla v31.8h, v2.8h, v9.8h\n"
    "fmla v30.8h, v2.8h, v11.8h\n"
    "fmla v29.8h, v2.8h, v13.8h\n"
    "tbz %x[n_channels], #1, 7f\n"
    "ldr s5, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 8f\n"
    "ld1 { v5.h }[2], [x19]\n"
    "b 8f\n"
    "7:"  // Tile loop: Oddments: Load inputs: (1, 3): Bit 1: Unset
    "ldr h5, [x19, #0x0]\n"
    "8:"  // Tile loop: Oddments: Load inputs: (1, 3): Bit 1: End
    "fmla v28.8h, v2.8h, v5.8h\n"
    "add x19, x8, x11\n"
    "fmla v31.8h, v3.8h, v11.8h\n"
    "fmla v30.8h, v3.8h, v12.8h\n"
    "fmla v29.8h, v3.8h, v5.8h\n"
    "tbz %x[n_channels], #1, 9f\n"
    "ldr s6, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 10f\n"
    "ld1 { v6.h }[2], [x19]\n"
    "b 10f\n"
    "9:"  // Tile loop: Oddments: Load inputs: (1, 4): Bit 1: Unset
    "ldr h6, [x19, #0x0]\n"
    "10:"  // Tile loop: Oddments: Load inputs: (1, 4): Bit 1: End
    "fmla v28.8h, v3.8h, v6.8h\n"
    "add x19, x5, x10\n"
    "fmla v31.8h, v4.8h, v12.8h\n"
    "tbz %x[n_channels], #1, 11f\n"
    "ldr s9, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 12f\n"
    "ld1 { v9.h }[2], [x19]\n"
    "b 12f\n"
    "11:"  // Tile loop: Oddments: Load inputs: (0, 5): Bit 1: Unset
    "ldr h9, [x19, #0x0]\n"
    "12:"  // Tile loop: Oddments: Load inputs: (0, 5): Bit 1: End
    "fmla v30.8h, v4.8h, v9.8h\n"
    "ldr h0, [x3, #0xc]\n"
    "add x19, x17, x4\n"
    "fmla v29.8h, v4.8h, v6.8h\n"
    "fmla v28.8h, v4.8h, v10.8h\n"
    "fmla v31.8h, v0.8h, v7.8h\n"
    "fmla v30.8h, v0.8h, v8.8h\n"
    "fmla v29.8h, v0.8h, v14.8h\n"
    "tbz %x[n_channels], #1, 13f\n"
    "ldr s11, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 14f\n"
    "ld1 { v11.h }[2], [x19]\n"
    "b 14f\n"
    "13:"  // Tile loop: Oddments: Load inputs: (2, 1): Bit 1: Unset
    "ldr h11, [x19, #0x0]\n"
    "14:"  // Tile loop: Oddments: Load inputs: (2, 1): Bit 1: End
    "fmla v28.8h, v0.8h, v11.8h\n"
    "ldr h1, [x3, #0xe]\n"
    "add x19, x17, x13\n"
    "fmla v31.8h, v1.8h, v8.8h\n"
    "fmla v30.8h, v1.8h, v13.8h\n"
    "fmla v29.8h, v1.8h, v11.8h\n"
    "tbz %x[n_channels], #1, 15f\n"
    "ldr s12, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 16f\n"
    "ld1 { v12.h }[2], [x19]\n"
    "b 16f\n"
    "15:"  // Tile loop: Oddments: Load inputs: (2, 2): Bit 1: Unset
    "ldr h12, [x19, #0x0]\n"
    "16:"  // Tile loop: Oddments: Load inputs: (2, 2): Bit 1: End
    "fmla v28.8h, v1.8h, v12.8h\n"
    "ldr h2, [x3, #0x10]\n"
    "add x19, x17, x12\n"
    "fmla v31.8h, v2.8h, v13.8h\n"
    "fmla v30.8h, v2.8h, v5.8h\n"
    "fmla v29.8h, v2.8h, v12.8h\n"
    "tbz %x[n_channels], #1, 17f\n"
    "ldr s9, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 18f\n"
    "ld1 { v9.h }[2], [x19]\n"
    "b 18f\n"
    "17:"  // Tile loop: Oddments: Load inputs: (2, 3): Bit 1: Unset
    "ldr h9, [x19, #0x0]\n"
    "18:"  // Tile loop: Oddments: Load inputs: (2, 3): Bit 1: End
    "fmla v28.8h, v2.8h, v9.8h\n"
    "ldr h3, [x3, #0x12]\n"
    "add x19, x17, x11\n"
    "fmla v31.8h, v3.8h, v5.8h\n"
    "fmla v30.8h, v3.8h, v6.8h\n"
    "fmla v29.8h, v3.8h, v9.8h\n"
    "tbz %x[n_channels], #1, 19f\n"
    "ldr s13, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 20f\n"
    "ld1 { v13.h }[2], [x19]\n"
    "b 20f\n"
    "19:"  // Tile loop: Oddments: Load inputs: (2, 4): Bit 1: Unset
    "ldr h13, [x19, #0x0]\n"
    "20:"  // Tile loop: Oddments: Load inputs: (2, 4): Bit 1: End
    "fmla v28.8h, v3.8h, v13.8h\n"
    "ldr h4, [x3, #0x14]\n"
    "add x19, x17, x10\n"
    "fmla v31.8h, v4.8h, v6.8h\n"
    "fmla v30.8h, v4.8h, v10.8h\n"
    "fmla v29.8h, v4.8h, v13.8h\n"
    "tbz %x[n_channels], #1, 21f\n"
    "ldr s8, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 22f\n"
    "ld1 { v8.h }[2], [x19]\n"
    "b 22f\n"
    "21:"  // Tile loop: Oddments: Load inputs: (2, 5): Bit 1: Unset
    "ldr h8, [x19, #0x0]\n"
    "22:"  // Tile loop: Oddments: Load inputs: (2, 5): Bit 1: End
    "fmla v28.8h, v4.8h, v8.8h\n"
    "ldr h0, [x3, #0x16]\n"
    "add x19, x16, XZR\n"
    "fmla v31.8h, v0.8h, v14.8h\n"
    "fmla v30.8h, v0.8h, v11.8h\n"
    "tbz %x[n_channels], #1, 23f\n"
    "ldr s5, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 24f\n"
    "ld1 { v5.h }[2], [x19]\n"
    "b 24f\n"
    "23:"  // Tile loop: Oddments: Load inputs: (3, 0): Bit 1: Unset
    "ldr h5, [x19, #0x0]\n"
    "24:"  // Tile loop: Oddments: Load inputs: (3, 0): Bit 1: End
    "fmla v29.8h, v0.8h, v5.8h\n"
    "add x19, x16, x4\n"
    "tbz %x[n_channels], #1, 25f\n"
    "ldr s6, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 26f\n"
    "ld1 { v6.h }[2], [x19]\n"
    "b 26f\n"
    "25:"  // Tile loop: Oddments: Load inputs: (3, 1): Bit 1: Unset
    "ldr h6, [x19, #0x0]\n"
    "26:"  // Tile loop: Oddments: Load inputs: (3, 1): Bit 1: End
    "fmla v28.8h, v0.8h, v6.8h\n"
    "ldr h1, [x3, #0x18]\n"
    "add x19, x16, x13\n"
    "fmla v31.8h, v1.8h, v11.8h\n"
    "fmla v30.8h, v1.8h, v12.8h\n"
    "fmla v29.8h, v1.8h, v6.8h\n"
    "tbz %x[n_channels], #1, 27f\n"
    "ldr s10, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 28f\n"
    "ld1 { v10.h }[2], [x19]\n"
    "b 28f\n"
    "27:"  // Tile loop: Oddments: Load inputs: (3, 2): Bit 1: Unset
    "ldr h10, [x19, #0x0]\n"
    "28:"  // Tile loop: Oddments: Load inputs: (3, 2): Bit 1: End
    "fmla v28.8h, v1.8h, v10.8h\n"
    "ldr h2, [x3, #0x1a]\n"
    "add x19, x16, x12\n"
    "fmla v31.8h, v2.8h, v12.8h\n"
    "fmla v30.8h, v2.8h, v9.8h\n"
    "fmla v29.8h, v2.8h, v10.8h\n"
    "tbz %x[n_channels], #1, 29f\n"
    "ldr s11, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 30f\n"
    "ld1 { v11.h }[2], [x19]\n"
    "b 30f\n"
    "29:"  // Tile loop: Oddments: Load inputs: (3, 3): Bit 1: Unset
    "ldr h11, [x19, #0x0]\n"
    "30:"  // Tile loop: Oddments: Load inputs: (3, 3): Bit 1: End
    "fmla v28.8h, v2.8h, v11.8h\n"
    "ldr h3, [x3, #0x1c]\n"
    "add x19, x16, x11\n"
    "fmla v31.8h, v3.8h, v9.8h\n"
    "fmla v30.8h, v3.8h, v13.8h\n"
    "fmla v29.8h, v3.8h, v11.8h\n"
    "tbz %x[n_channels], #1, 31f\n"
    "ldr s12, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 32f\n"
    "ld1 { v12.h }[2], [x19]\n"
    "b 32f\n"
    "31:"  // Tile loop: Oddments: Load inputs: (3, 4): Bit 1: Unset
    "ldr h12, [x19, #0x0]\n"
    "32:"  // Tile loop: Oddments: Load inputs: (3, 4): Bit 1: End
    "fmla v28.8h, v3.8h, v12.8h\n"
    "ldr h4, [x3, #0x1e]\n"
    "add x19, x16, x10\n"
    "fmla v31.8h, v4.8h, v13.8h\n"
    "fmla v30.8h, v4.8h, v8.8h\n"
    "fmla v29.8h, v4.8h, v12.8h\n"
    "tbz %x[n_channels], #1, 33f\n"
    "ldr s14, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 34f\n"
    "ld1 { v14.h }[2], [x19]\n"
    "b 34f\n"
    "33:"  // Tile loop: Oddments: Load inputs: (3, 5): Bit 1: Unset
    "ldr h14, [x19, #0x0]\n"
    "34:"  // Tile loop: Oddments: Load inputs: (3, 5): Bit 1: End
    "fmla v28.8h, v4.8h, v14.8h\n"
    "ldr h0, [x3, #0x20]\n"
    "add x19, x15, XZR\n"
    "fmla v31.8h, v0.8h, v5.8h\n"
    "fmla v30.8h, v0.8h, v6.8h\n"
    "tbz %x[n_channels], #1, 35f\n"
    "ldr s9, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 36f\n"
    "ld1 { v9.h }[2], [x19]\n"
    "b 36f\n"
    "35:"  // Tile loop: Oddments: Load inputs: (4, 0): Bit 1: Unset
    "ldr h9, [x19, #0x0]\n"
    "36:"  // Tile loop: Oddments: Load inputs: (4, 0): Bit 1: End
    "fmla v29.8h, v0.8h, v9.8h\n"
    "add x19, x15, x4\n"
    "tbz %x[n_channels], #1, 37f\n"
    "ldr s13, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 38f\n"
    "ld1 { v13.h }[2], [x19]\n"
    "b 38f\n"
    "37:"  // Tile loop: Oddments: Load inputs: (4, 1): Bit 1: Unset
    "ldr h13, [x19, #0x0]\n"
    "38:"  // Tile loop: Oddments: Load inputs: (4, 1): Bit 1: End
    "fmla v28.8h, v0.8h, v13.8h\n"
    "ldr h1, [x3, #0x22]\n"
    "add x19, x15, x13\n"
    "fmla v31.8h, v1.8h, v6.8h\n"
    "fmla v30.8h, v1.8h, v10.8h\n"
    "fmla v29.8h, v1.8h, v13.8h\n"
    "tbz %x[n_channels], #1, 39f\n"
    "ldr s5, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 40f\n"
    "ld1 { v5.h }[2], [x19]\n"
    "b 40f\n"
    "39:"  // Tile loop: Oddments: Load inputs: (4, 2): Bit 1: Unset
    "ldr h5, [x19, #0x0]\n"
    "40:"  // Tile loop: Oddments: Load inputs: (4, 2): Bit 1: End
    "fmla v28.8h, v1.8h, v5.8h\n"
    "ldr h2, [x3, #0x24]\n"
    "add x19, x15, x12\n"
    "fmla v31.8h, v2.8h, v10.8h\n"
    "fmla v30.8h, v2.8h, v11.8h\n"
    "fmla v29.8h, v2.8h, v5.8h\n"
    "tbz %x[n_channels], #1, 41f\n"
    "ldr s6, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 42f\n"
    "ld1 { v6.h }[2], [x19]\n"
    "b 42f\n"
    "41:"  // Tile loop: Oddments: Load inputs: (4, 3): Bit 1: Unset
    "ldr h6, [x19, #0x0]\n"
    "42:"  // Tile loop: Oddments: Load inputs: (4, 3): Bit 1: End
    "fmla v28.8h, v2.8h, v6.8h\n"
    "ldr h3, [x3, #0x26]\n"
    "add x19, x15, x11\n"
    "fmla v31.8h, v3.8h, v11.8h\n"
    "fmla v30.8h, v3.8h, v12.8h\n"
    "fmla v29.8h, v3.8h, v6.8h\n"
    "tbz %x[n_channels], #1, 43f\n"
    "ldr s8, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 44f\n"
    "ld1 { v8.h }[2], [x19]\n"
    "b 44f\n"
    "43:"  // Tile loop: Oddments: Load inputs: (4, 4): Bit 1: Unset
    "ldr h8, [x19, #0x0]\n"
    "44:"  // Tile loop: Oddments: Load inputs: (4, 4): Bit 1: End
    "fmla v28.8h, v3.8h, v8.8h\n"
    "ldr h4, [x3, #0x28]\n"
    "add x19, x15, x10\n"
    "fmla v31.8h, v4.8h, v12.8h\n"
    "fmla v30.8h, v4.8h, v14.8h\n"
    "fmla v29.8h, v4.8h, v8.8h\n"
    "tbz %x[n_channels], #1, 45f\n"
    "ldr s10, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 46f\n"
    "ld1 { v10.h }[2], [x19]\n"
    "b 46f\n"
    "45:"  // Tile loop: Oddments: Load inputs: (4, 5): Bit 1: Unset
    "ldr h10, [x19, #0x0]\n"
    "46:"  // Tile loop: Oddments: Load inputs: (4, 5): Bit 1: End
    "fmla v28.8h, v4.8h, v10.8h\n"
    "ldr h0, [x3, #0x2a]\n"
    "add x19, x14, XZR\n"
    "fmla v31.8h, v0.8h, v9.8h\n"
    "fmla v30.8h, v0.8h, v13.8h\n"
    "tbz %x[n_channels], #1, 47f\n"
    "ldr s11, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 48f\n"
    "ld1 { v11.h }[2], [x19]\n"
    "b 48f\n"
    "47:"  // Tile loop: Oddments: Load inputs: (5, 0): Bit 1: Unset
    "ldr h11, [x19, #0x0]\n"
    "48:"  // Tile loop: Oddments: Load inputs: (5, 0): Bit 1: End
    "fmla v29.8h, v0.8h, v11.8h\n"
    "add x19, x14, x4\n"
    "tbz %x[n_channels], #1, 49f\n"
    "ldr s12, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 50f\n"
    "ld1 { v12.h }[2], [x19]\n"
    "b 50f\n"
    "49:"  // Tile loop: Oddments: Load inputs: (5, 1): Bit 1: Unset
    "ldr h12, [x19, #0x0]\n"
    "50:"  // Tile loop: Oddments: Load inputs: (5, 1): Bit 1: End
    "fmla v28.8h, v0.8h, v12.8h\n"
    "ldr h1, [x3, #0x2c]\n"
    "add x19, x14, x13\n"
    "fmla v31.8h, v1.8h, v13.8h\n"
    "fmla v30.8h, v1.8h, v5.8h\n"
    "fmla v29.8h, v1.8h, v12.8h\n"
    "tbz %x[n_channels], #1, 51f\n"
    "ldr s9, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 52f\n"
    "ld1 { v9.h }[2], [x19]\n"
    "b 52f\n"
    "51:"  // Tile loop: Oddments: Load inputs: (5, 2): Bit 1: Unset
    "ldr h9, [x19, #0x0]\n"
    "52:"  // Tile loop: Oddments: Load inputs: (5, 2): Bit 1: End
    "fmla v28.8h, v1.8h, v9.8h\n"
    "ldr h2, [x3, #0x2e]\n"
    "add x19, x14, x12\n"
    "fmla v31.8h, v2.8h, v5.8h\n"
    "fmla v30.8h, v2.8h, v6.8h\n"
    "fmla v29.8h, v2.8h, v9.8h\n"
    "tbz %x[n_channels], #1, 53f\n"
    "ldr s11, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 54f\n"
    "ld1 { v11.h }[2], [x19]\n"
    "b 54f\n"
    "53:"  // Tile loop: Oddments: Load inputs: (5, 3): Bit 1: Unset
    "ldr h11, [x19, #0x0]\n"
    "54:"  // Tile loop: Oddments: Load inputs: (5, 3): Bit 1: End
    "fmla v28.8h, v2.8h, v11.8h\n"
    "ldr h3, [x3, #0x30]\n"
    "add x19, x14, x11\n"
    "fmla v31.8h, v3.8h, v6.8h\n"
    "fmla v30.8h, v3.8h, v8.8h\n"
    "fmla v29.8h, v3.8h, v11.8h\n"
    "tbz %x[n_channels], #1, 55f\n"
    "ldr s12, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 56f\n"
    "ld1 { v12.h }[2], [x19]\n"
    "b 56f\n"
    "55:"  // Tile loop: Oddments: Load inputs: (5, 4): Bit 1: Unset
    "ldr h12, [x19, #0x0]\n"
    "56:"  // Tile loop: Oddments: Load inputs: (5, 4): Bit 1: End
    "fmla v28.8h, v3.8h, v12.8h\n"
    "ldr h4, [x3, #0x32]\n"
    "add x19, x14, x10\n"
    "fmla v31.8h, v4.8h, v8.8h\n"
    "fmla v30.8h, v4.8h, v10.8h\n"
    "fmla v29.8h, v4.8h, v12.8h\n"
    "tbz %x[n_channels], #1, 57f\n"
    "ldr s9, [x19], #0x4\n"
    "tbz %x[n_channels], #0, 58f\n"
    "ld1 { v9.h }[2], [x19]\n"
    "b 58f\n"
    "57:"  // Tile loop: Oddments: Load inputs: (5, 5): Bit 1: Unset
    "ldr h9, [x19, #0x0]\n"
    "58:"  // Tile loop: Oddments: Load inputs: (5, 5): Bit 1: End
    "fmla v28.8h, v4.8h, v9.8h\n"
    "fmax v31.8h, v31.8h, v18.8h\n"
    "fmax v30.8h, v30.8h, v18.8h\n"
    "fmax v29.8h, v29.8h, v18.8h\n"
    "fmin v31.8h, v31.8h, v17.8h\n"
    "fmin v30.8h, v30.8h, v17.8h\n"
    "fmin v29.8h, v29.8h, v17.8h\n"
    "fmax v28.8h, v28.8h, v18.8h\n"
    "fmin v28.8h, v28.8h, v17.8h\n"
    "tbz %x[n_channels], #1, 59f\n"
    "mov x19, x7\n"
    "st1 { v31.s }[0], [x19], x6\n"
    "add x7, x7, #0x4\n"
    "st1 { v30.s }[0], [x19]\n"
    "mov x19, x9\n"
    "st1 { v29.s }[0], [x19], x6\n"
    "add x9, x9, #0x4\n"
    "st1 { v28.s }[0], [x19]\n"
    "tbz %x[n_channels], #0, 60f\n"
    "mov x20, x7\n"
    "st1 { v31.h }[2], [x20], x6\n"
    "mov x19, x9\n"
    "st1 { v30.h }[2], [x20]\n"
    "st1 { v29.h }[2], [x19], x6\n"
    "st1 { v28.h }[2], [x19]\n"
    "b 60f\n"
    "59:"  // Tile loop: Oddments: Store: Bit 1: Unset
    "mov x20, x7\n"
    "st1 { v31.h }[0], [x20], x6\n"
    "mov x19, x9\n"
    "st1 { v30.h }[0], [x20]\n"
    "st1 { v29.h }[0], [x19], x6\n"
    "st1 { v28.h }[0], [x19]\n"
    "60:"  // Tile loop: Oddments: Store: Bit 1: End

    "61:"  // Tile loop: End
    "ldr x28, [%x[params_struct], %[offsetof_args_tile_i]]\n"
    "add x21, x28, #0x1\n"
    "ldr x27, [%x[params_struct], %[offsetof_args_tile_j]]\n"
    "ldr x20, [%x[params_struct], %[offsetof_args_n_tile_rows]]\n"
    "add x27, x27, #0x1\n"
    "ldr x19, [%x[params_struct], %[offsetof_args_n_tile_cols]]\n"
    "cmp x27, x19\n"
    "csel x27, x27, XZR, LT\n"
    "csel x28, x28, x21, LT\n"
    "cmp x28, x20\n"
    "blt 1b\n"
    :
    : [n_channels] "r" ((unsigned long) n_channels), [offsetof_args_inptr] "I" (offsetof(Args, inptr)), [offsetof_args_ld_input_col] "I" (offsetof(Args, ld_input_col)), [offsetof_args_ld_input_row] "I" (offsetof(Args, ld_input_row)), [offsetof_args_ld_output_col] "I" (offsetof(Args, ld_output_col)), [offsetof_args_ld_output_row] "I" (offsetof(Args, ld_output_row)), [offsetof_args_max] "I" (offsetof(Args, max)), [offsetof_args_min] "I" (offsetof(Args, min)), [offsetof_args_n_tile_cols] "I" (offsetof(Args, n_tile_cols)), [offsetof_args_n_tile_rows] "I" (offsetof(Args, n_tile_rows)), [offsetof_args_outptr] "I" (offsetof(Args, outptr)), [offsetof_args_params] "I" (offsetof(Args, params)), [offsetof_args_tile_i] "I" (offsetof(Args, tile_i)), [offsetof_args_tile_j] "I" (offsetof(Args, tile_j)), [params_struct] "r" (&params_struct)
    : "cc", "memory", "v0", "v1", "v2", "v3", "v4", "v5", "v6", "v7", "v8", "v9", "v10", "v11", "v12", "v13", "v14", "v16", "v17", "v18", "v28", "v29", "v30", "v31", "x3", "x4", "x5", "x6", "x7", "x8", "x9", "x10", "x11", "x12", "x13", "x14", "x15", "x16", "x17", "x19", "x20", "x21", "x22", "x23", "x24", "x25", "x26", "x27", "x28"
  );
}

}  // namespace depthwise
}  // namespace arm_conv

#endif  // defined(__ARM_FP16_ARGS) && defined(__ARM_FEATURE_FP16_VECTOR_ARITHMETIC)