aboutsummaryrefslogtreecommitdiff
path: root/src/core/NEON/kernels/arm_conv/depthwise/kernels/a64_fp16_nhwc_3x3_s1_output3x3_mla_depthfirst/generic_indirect.cpp
blob: ed47c308c4be7c223e9b9cb301faa4caf76140df (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
/*
 * Copyright (c) 2021 Arm Limited.
 *
 * SPDX-License-Identifier: MIT
 *
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to
 * deal in the Software without restriction, including without limitation the
 * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or
 * sell copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in all
 * copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

#include <cstddef>
#include <cstdint>

#if defined(__ARM_FP16_ARGS) && defined(__ARM_FEATURE_FP16_VECTOR_ARITHMETIC)

namespace arm_conv {
namespace depthwise {

void a64_fp16_nhwc_3x3_s1_output3x3_mla_depthfirst_indirect_impl(
  const __fp16 *const *const input_ptrs,
  __fp16 *const *const outptrs,
  const void *params,
  unsigned int n_channels,
  const __fp16 activation_min,
  const __fp16 activation_max
)
{
  struct Args
  {
    __fp16 *const *outptrs;
    const void *params;
    const __fp16 min, max;
    const __fp16 *inptrs[25];

    Args(
      const __fp16 *const *const input_ptrs,
      __fp16 *const *const outptrs,
      const void *const params,
      const __fp16 min,
      const __fp16 max
    ) : outptrs(outptrs), params(params), min(min), max(max)
    {
      inptrs[0] = input_ptrs[12];
      inptrs[1] = input_ptrs[0];
      inptrs[2] = input_ptrs[4];
      inptrs[3] = input_ptrs[20];
      inptrs[4] = input_ptrs[7];
      inptrs[5] = input_ptrs[24];
      inptrs[6] = input_ptrs[11];
      inptrs[7] = input_ptrs[1];
      inptrs[8] = input_ptrs[3];
      inptrs[9] = input_ptrs[13];
      inptrs[10] = input_ptrs[5];
      inptrs[11] = input_ptrs[9];
      inptrs[12] = input_ptrs[15];
      inptrs[13] = input_ptrs[17];
      inptrs[14] = input_ptrs[19];
      inptrs[15] = input_ptrs[21];
      inptrs[16] = input_ptrs[6];
      inptrs[17] = input_ptrs[8];
      inptrs[18] = input_ptrs[23];
      inptrs[19] = input_ptrs[16];
      inptrs[20] = input_ptrs[2];
      inptrs[21] = input_ptrs[18];
      inptrs[22] = input_ptrs[10];
      inptrs[23] = input_ptrs[14];
      inptrs[24] = input_ptrs[22];

    }
  };

  Args params_struct(input_ptrs, outptrs, params,
                     activation_min, activation_max);

  __asm__ __volatile__(
    "ldr x17, [%x[params_struct], %[offsetof_args_outptrs]]\n"
    "add x16, %x[params_struct], %[offsetof_Args_inptrs]\n"
    "ldr x15, [%x[params_struct], %[offsetof_args_params]]\n"
    "add x20, %x[params_struct], %[offsetof_args_min]\n"
    "add x19, %x[params_struct], %[offsetof_args_max]\n"
    "ld1r { v18.8h }, [x20]\n"
    "ld1r { v17.8h }, [x19]\n"
    "mov x14, #0x0\n"
    "mov x13, #0x10\n" // cntb _, ALL, #1
    "sub x12, XZR, x13\n"
    "lsr x11, %x[n_channels], #0x3\n"
    "cbz x11, 3f\n"
    "ldr q16, [x15, #0x0]\n"
    "ldr q0, [x15, #0x10]\n"
    "cmp x13, x11, LSL #4\n"
    "ldr q1, [x15, #0x20]\n"
    "ldr q2, [x15, #0x30]\n"
    "ldr q3, [x15, #0x40]\n"
    "ldr q4, [x15, #0x50]\n"
    "ldr q5, [x15, #0x60]\n"
    "ldr q6, [x15, #0x70]\n"
    "ldr q7, [x15, #0x80]\n"
    "ldr q8, [x15, #0x90]\n"
    "add x15, x15, #0xa0\n"
    "ldp x10, x9, [x16, #0x0]\n"
    "ldp x28, x27, [x16, #0x10]\n"
    "ldr x26, [x16, #0x20]\n"
    "ldr q9, [x10, x14]\n"
    "ldr q10, [x9, x14]\n"
    "ldr q11, [x28, x14]\n"
    "ldr q12, [x27, x14]\n"
    "ldr q13, [x26, x14]\n"
    "bge 2f\n"
    "1:"  // Channel loop
    "mov v31.16b, v16.16b\n fmla v31.8h, v8.8h, v9.8h\n"
    "ldr x25, [x16, #0x28]\n"
    "add x12, x12, #0x10\n"
    "mov v30.16b, v16.16b\n fmla v30.8h, v7.8h, v9.8h\n"
    "ldr x24, [x16, #0x30]\n"
    "mov v29.16b, v16.16b\n fmla v29.8h, v6.8h, v9.8h\n"
    "ldr x23, [x16, #0x38]\n"
    "mov v28.16b, v16.16b\n fmla v28.8h, v5.8h, v9.8h\n"
    "ldr x10, [x16, #0x40]\n"
    "mov v27.16b, v16.16b\n fmla v27.8h, v4.8h, v9.8h\n"
    "ldr x9, [x16, #0x48]\n"
    "mov v26.16b, v16.16b\n fmla v26.8h, v3.8h, v9.8h\n"
    "ldr x28, [x16, #0x50]\n"
    "mov v25.16b, v16.16b\n fmla v25.8h, v2.8h, v9.8h\n"
    "ldr x27, [x16, #0x58]\n"
    "mov v24.16b, v16.16b\n fmla v24.8h, v1.8h, v9.8h\n"
    "ldr x26, [x16, #0x60]\n"
    "mov v23.16b, v16.16b\n fmla v23.8h, v0.8h, v9.8h\n"
    "ldr x22, [x17, #0x0]\n"
    "fmla v31.8h, v0.8h, v10.8h\n"
    "ldr q10, [x9, x14]\n"
    "fmla v29.8h, v2.8h, v11.8h\n"
    "ldr q11, [x24, x14]\n"
    "fmla v25.8h, v6.8h, v12.8h\n"
    "ldr q12, [x25, x14]\n"
    "fmla v30.8h, v4.8h, v13.8h\n"
    "ldr x25, [x16, #0x68]\n"
    "fmla v31.8h, v5.8h, v13.8h\n"
    "ldr x24, [x16, #0x70]\n"
    "fmla v29.8h, v3.8h, v13.8h\n"
    "ldr x9, [x16, #0x88]\n"
    "fmla v28.8h, v2.8h, v13.8h\n"
    "ldr x21, [x17, #0x8]\n"
    "fmla v27.8h, v1.8h, v13.8h\n"
    "ldr x20, [x17, #0x10]\n"
    "fmla v26.8h, v0.8h, v13.8h\n"
    "ldr q13, [x23, x14]\n"
    "fmla v23.8h, v8.8h, v12.8h\n"
    "ldr q12, [x10, x14]\n"
    "fmla v31.8h, v7.8h, v11.8h\n"
    "ldr x23, [x16, #0x78]\n"
    "fmla v30.8h, v6.8h, v11.8h\n"
    "ldr x10, [x16, #0x80]\n"
    "fmla v28.8h, v4.8h, v11.8h\n"
    "ldr x19, [x17, #0x18]\n"
    "fmla v27.8h, v3.8h, v11.8h\n"
    "ldr q16, [x15, #0x0]\n"
    "fmla v25.8h, v1.8h, v11.8h\n"
    "fmla v24.8h, v0.8h, v11.8h\n"
    "ldr q11, [x28, x14]\n"
    "fmla v31.8h, v1.8h, v13.8h\n"
    "ldr x28, [x16, #0x90]\n"
    "fmla v30.8h, v0.8h, v13.8h\n"
    "ldr q13, [x27, x14]\n"
    "fmla v29.8h, v1.8h, v12.8h\n"
    "ldr x27, [x16, #0x98]\n"
    "fmla v27.8h, v5.8h, v10.8h\n"
    "fmla v26.8h, v4.8h, v10.8h\n"
    "fmla v30.8h, v2.8h, v12.8h\n"
    "ldr q12, [x26, x14]\n"
    "fmla v29.8h, v7.8h, v10.8h\n"
    "ldr x26, [x16, #0xa0]\n"
    "fmla v24.8h, v2.8h, v10.8h\n"
    "fmla v23.8h, v1.8h, v10.8h\n"
    "fmla v30.8h, v8.8h, v10.8h\n"
    "ldr q10, [x25, x14]\n"
    "fmla v31.8h, v3.8h, v11.8h\n"
    "ldr x25, [x16, #0xa8]\n"
    "fmla v28.8h, v0.8h, v11.8h\n"
    "ldr q11, [x24, x14]\n"
    "fmla v29.8h, v5.8h, v13.8h\n"
    "ldr x24, [x16, #0xb0]\n"
    "fmla v26.8h, v2.8h, v13.8h\n"
    "ldr q13, [x23, x14]\n"
    "fmla v25.8h, v3.8h, v12.8h\n"
    "ldr x23, [x16, #0xb8]\n"
    "fmla v28.8h, v6.8h, v12.8h\n"
    "ldr q12, [x10, x14]\n"
    "fmla v27.8h, v7.8h, v10.8h\n"
    "ldr x10, [x16, #0xc0]\n"
    "fmla v26.8h, v6.8h, v10.8h\n"
    "fmla v25.8h, v5.8h, v10.8h\n"
    "fmla v28.8h, v8.8h, v10.8h\n"
    "fmla v24.8h, v4.8h, v10.8h\n"
    "fmla v23.8h, v3.8h, v10.8h\n"
    "fmla v26.8h, v8.8h, v11.8h\n"
    "fmla v25.8h, v7.8h, v13.8h\n"
    "fmla v24.8h, v6.8h, v13.8h\n"
    "ldr q13, [x28, x14]\n"
    "fmla v23.8h, v5.8h, v11.8h\n"
    "ldr q11, [x9, x14]\n"
    "fmla v31.8h, v4.8h, v12.8h\n"
    "fmla v30.8h, v3.8h, v12.8h\n"
    "fmla v28.8h, v1.8h, v12.8h\n"
    "fmla v27.8h, v0.8h, v12.8h\n"
    "ldr q12, [x27, x14]\n"
    "fmla v29.8h, v4.8h, v11.8h\n"
    "fmla v30.8h, v5.8h, v11.8h\n"
    "fmla v26.8h, v1.8h, v11.8h\n"
    "fmla v27.8h, v2.8h, v11.8h\n"
    "ldr q11, [x26, x14]\n"
    "fmla v24.8h, v8.8h, v13.8h\n"
    "ldr x26, [x16, #0x20]\n"
    "fmla v23.8h, v7.8h, v13.8h\n"
    "ldr q13, [x25, x14]\n"
    "fmla v28.8h, v7.8h, v12.8h\n"
    "fmla v27.8h, v6.8h, v12.8h\n"
    "fmla v25.8h, v4.8h, v12.8h\n"
    "fmla v24.8h, v3.8h, v12.8h\n"
    "ldr q12, [x24, x14]\n"
    "fmla v31.8h, v2.8h, v11.8h\n"
    "fmla v30.8h, v1.8h, v11.8h\n"
    "ldr q1, [x15, #0x20]\n"
    "fmla v29.8h, v0.8h, v11.8h\n"
    "ldr q11, [x23, x14]\n"
    "fmla v27.8h, v8.8h, v13.8h\n"
    "fmla v26.8h, v7.8h, v13.8h\n"
    "fmla v24.8h, v5.8h, v13.8h\n"
    "fmla v23.8h, v4.8h, v13.8h\n"
    "ldr q13, [x10, x14]\n"
    "add x14, x14, #0x10\n"
    "fmla v31.8h, v6.8h, v12.8h\n"
    "ldp x10, x9, [x16, #0x0]\n"
    "fmla v28.8h, v3.8h, v12.8h\n"
    "ldp x28, x27, [x16, #0x10]\n"
    "fmla v25.8h, v0.8h, v12.8h\n"
    "ldr q0, [x15, #0x10]\n"
    "fmla v29.8h, v8.8h, v11.8h\n"
    "ldr q9, [x10, x13]\n"
    "fmla v26.8h, v5.8h, v11.8h\n"
    "ldr q10, [x9, x13]\n"
    "fmla v23.8h, v2.8h, v11.8h\n"
    "ldr q11, [x28, x13]\n"
    "fmla v25.8h, v8.8h, v13.8h\n"
    "ldr q12, [x27, x13]\n"
    "fmla v24.8h, v7.8h, v13.8h\n"
    "ldr q2, [x15, #0x30]\n"
    "fmax v31.8h, v31.8h, v18.8h\n"
    "ldr q3, [x15, #0x40]\n"
    "fmla v23.8h, v6.8h, v13.8h\n"
    "ldr q13, [x26, x13]\n"
    "add x13, x13, #0x10\n"
    "fmin v31.8h, v31.8h, v17.8h\n"
    "ldr q4, [x15, #0x50]\n"
    "cmp x13, x11, LSL #4\n"
    "fmax v30.8h, v30.8h, v18.8h\n"
    "ldr q5, [x15, #0x60]\n"
    "fmax v29.8h, v29.8h, v18.8h\n"
    "ldr q6, [x15, #0x70]\n"
    "fmax v28.8h, v28.8h, v18.8h\n"
    "str q31, [x22, x12]\n"
    "fmax v27.8h, v27.8h, v18.8h\n"
    "ldr x22, [x17, #0x20]\n"
    "fmin v30.8h, v30.8h, v17.8h\n"
    "ldr q7, [x15, #0x80]\n"
    "fmin v29.8h, v29.8h, v17.8h\n"
    "ldr q8, [x15, #0x90]\n"
    "add x15, x15, #0xa0\n"
    "fmin v28.8h, v28.8h, v17.8h\n"
    "str q30, [x21, x12]\n"
    "fmin v27.8h, v27.8h, v17.8h\n"
    "str q29, [x20, x12]\n"
    "fmax v26.8h, v26.8h, v18.8h\n"
    "ldr x21, [x17, #0x28]\n"
    "fmax v25.8h, v25.8h, v18.8h\n"
    "str q28, [x19, x12]\n"
    "fmax v24.8h, v24.8h, v18.8h\n"
    "str q27, [x22, x12]\n"
    "fmin v26.8h, v26.8h, v17.8h\n"
    "ldr x20, [x17, #0x30]\n"
    "fmin v25.8h, v25.8h, v17.8h\n"
    "ldr x19, [x17, #0x38]\n"
    "fmin v24.8h, v24.8h, v17.8h\n"
    "str q26, [x21, x12]\n"
    "fmax v23.8h, v23.8h, v18.8h\n"
    "str q25, [x20, x12]\n"
    "ldr x22, [x17, #0x40]\n"
    "fmin v23.8h, v23.8h, v17.8h\n"
    "str q24, [x19, x12]\n"
    "str q23, [x22, x12]\n"
    "blt 1b\n"
    "2:"  // Channel tail
    "mov v31.16b, v16.16b\n fmla v31.8h, v8.8h, v9.8h\n"
    "ldr x25, [x16, #0x28]\n"
    "add x12, x12, #0x10\n"
    "mov v30.16b, v16.16b\n fmla v30.8h, v7.8h, v9.8h\n"
    "ldr x24, [x16, #0x30]\n"
    "mov v29.16b, v16.16b\n fmla v29.8h, v6.8h, v9.8h\n"
    "ldr x23, [x16, #0x38]\n"
    "mov v28.16b, v16.16b\n fmla v28.8h, v5.8h, v9.8h\n"
    "ldr x10, [x16, #0x40]\n"
    "mov v27.16b, v16.16b\n fmla v27.8h, v4.8h, v9.8h\n"
    "ldr x9, [x16, #0x48]\n"
    "mov v26.16b, v16.16b\n fmla v26.8h, v3.8h, v9.8h\n"
    "ldr x28, [x16, #0x50]\n"
    "mov v25.16b, v16.16b\n fmla v25.8h, v2.8h, v9.8h\n"
    "ldr x27, [x16, #0x58]\n"
    "mov v24.16b, v16.16b\n fmla v24.8h, v1.8h, v9.8h\n"
    "ldr x26, [x16, #0x60]\n"
    "mov v23.16b, v16.16b\n fmla v23.8h, v0.8h, v9.8h\n"
    "ldr x22, [x17, #0x0]\n"
    "fmla v31.8h, v0.8h, v10.8h\n"
    "ldr q10, [x9, x14]\n"
    "fmla v29.8h, v2.8h, v11.8h\n"
    "ldr q11, [x24, x14]\n"
    "fmla v25.8h, v6.8h, v12.8h\n"
    "ldr q12, [x25, x14]\n"
    "fmla v30.8h, v4.8h, v13.8h\n"
    "ldr x25, [x16, #0x68]\n"
    "fmla v31.8h, v5.8h, v13.8h\n"
    "ldr x24, [x16, #0x70]\n"
    "fmla v29.8h, v3.8h, v13.8h\n"
    "ldr x9, [x16, #0x88]\n"
    "fmla v28.8h, v2.8h, v13.8h\n"
    "ldr x21, [x17, #0x8]\n"
    "fmla v27.8h, v1.8h, v13.8h\n"
    "ldr x20, [x17, #0x10]\n"
    "fmla v26.8h, v0.8h, v13.8h\n"
    "ldr q13, [x23, x14]\n"
    "fmla v23.8h, v8.8h, v12.8h\n"
    "ldr q12, [x10, x14]\n"
    "fmla v31.8h, v7.8h, v11.8h\n"
    "ldr x23, [x16, #0x78]\n"
    "fmla v30.8h, v6.8h, v11.8h\n"
    "ldr x10, [x16, #0x80]\n"
    "fmla v28.8h, v4.8h, v11.8h\n"
    "ldr x19, [x17, #0x18]\n"
    "fmla v27.8h, v3.8h, v11.8h\n"
    "fmla v25.8h, v1.8h, v11.8h\n"
    "fmla v24.8h, v0.8h, v11.8h\n"
    "ldr q11, [x28, x14]\n"
    "fmla v31.8h, v1.8h, v13.8h\n"
    "ldr x28, [x16, #0x90]\n"
    "fmla v30.8h, v0.8h, v13.8h\n"
    "ldr q13, [x27, x14]\n"
    "fmla v29.8h, v1.8h, v12.8h\n"
    "ldr x27, [x16, #0x98]\n"
    "fmla v27.8h, v5.8h, v10.8h\n"
    "fmla v26.8h, v4.8h, v10.8h\n"
    "fmla v30.8h, v2.8h, v12.8h\n"
    "ldr q12, [x26, x14]\n"
    "fmla v29.8h, v7.8h, v10.8h\n"
    "ldr x26, [x16, #0xa0]\n"
    "fmla v24.8h, v2.8h, v10.8h\n"
    "fmla v23.8h, v1.8h, v10.8h\n"
    "fmla v30.8h, v8.8h, v10.8h\n"
    "ldr q10, [x25, x14]\n"
    "fmla v31.8h, v3.8h, v11.8h\n"
    "ldr x25, [x16, #0xa8]\n"
    "fmla v28.8h, v0.8h, v11.8h\n"
    "ldr q11, [x24, x14]\n"
    "fmla v29.8h, v5.8h, v13.8h\n"
    "ldr x24, [x16, #0xb0]\n"
    "fmla v26.8h, v2.8h, v13.8h\n"
    "ldr q13, [x23, x14]\n"
    "fmla v25.8h, v3.8h, v12.8h\n"
    "ldr x23, [x16, #0xb8]\n"
    "fmla v28.8h, v6.8h, v12.8h\n"
    "ldr q12, [x10, x14]\n"
    "fmla v27.8h, v7.8h, v10.8h\n"
    "ldr x10, [x16, #0xc0]\n"
    "fmla v26.8h, v6.8h, v10.8h\n"
    "fmla v25.8h, v5.8h, v10.8h\n"
    "fmla v28.8h, v8.8h, v10.8h\n"
    "fmla v24.8h, v4.8h, v10.8h\n"
    "fmla v23.8h, v3.8h, v10.8h\n"
    "fmla v26.8h, v8.8h, v11.8h\n"
    "fmla v25.8h, v7.8h, v13.8h\n"
    "fmla v24.8h, v6.8h, v13.8h\n"
    "ldr q13, [x28, x14]\n"
    "fmla v23.8h, v5.8h, v11.8h\n"
    "ldr q11, [x9, x14]\n"
    "fmla v31.8h, v4.8h, v12.8h\n"
    "fmla v30.8h, v3.8h, v12.8h\n"
    "fmla v28.8h, v1.8h, v12.8h\n"
    "fmla v27.8h, v0.8h, v12.8h\n"
    "ldr q12, [x27, x14]\n"
    "fmla v29.8h, v4.8h, v11.8h\n"
    "fmla v30.8h, v5.8h, v11.8h\n"
    "fmla v26.8h, v1.8h, v11.8h\n"
    "fmla v27.8h, v2.8h, v11.8h\n"
    "ldr q11, [x26, x14]\n"
    "fmla v24.8h, v8.8h, v13.8h\n"
    "fmla v23.8h, v7.8h, v13.8h\n"
    "ldr q13, [x25, x14]\n"
    "fmla v28.8h, v7.8h, v12.8h\n"
    "fmla v27.8h, v6.8h, v12.8h\n"
    "fmla v25.8h, v4.8h, v12.8h\n"
    "fmla v24.8h, v3.8h, v12.8h\n"
    "ldr q12, [x24, x14]\n"
    "fmla v31.8h, v2.8h, v11.8h\n"
    "fmla v30.8h, v1.8h, v11.8h\n"
    "fmla v29.8h, v0.8h, v11.8h\n"
    "ldr q11, [x23, x14]\n"
    "fmla v27.8h, v8.8h, v13.8h\n"
    "fmla v26.8h, v7.8h, v13.8h\n"
    "fmla v24.8h, v5.8h, v13.8h\n"
    "fmla v23.8h, v4.8h, v13.8h\n"
    "ldr q13, [x10, x14]\n"
    "add x14, x14, #0x10\n"
    "fmla v31.8h, v6.8h, v12.8h\n"
    "fmla v28.8h, v3.8h, v12.8h\n"
    "fmla v25.8h, v0.8h, v12.8h\n"
    "fmla v29.8h, v8.8h, v11.8h\n"
    "fmla v26.8h, v5.8h, v11.8h\n"
    "fmla v23.8h, v2.8h, v11.8h\n"
    "fmla v25.8h, v8.8h, v13.8h\n"
    "fmla v24.8h, v7.8h, v13.8h\n"
    "fmax v31.8h, v31.8h, v18.8h\n"
    "fmla v23.8h, v6.8h, v13.8h\n"
    "fmax v30.8h, v30.8h, v18.8h\n"
    "fmin v31.8h, v31.8h, v17.8h\n"
    "str q31, [x22, x12]\n"
    "fmin v30.8h, v30.8h, v17.8h\n"
    "fmax v29.8h, v29.8h, v18.8h\n"
    "ldr x22, [x17, #0x20]\n"
    "fmax v28.8h, v28.8h, v18.8h\n"
    "str q30, [x21, x12]\n"
    "fmin v29.8h, v29.8h, v17.8h\n"
    "fmax v27.8h, v27.8h, v18.8h\n"
    "ldr x21, [x17, #0x28]\n"
    "fmin v28.8h, v28.8h, v17.8h\n"
    "str q29, [x20, x12]\n"
    "fmin v27.8h, v27.8h, v17.8h\n"
    "fmax v26.8h, v26.8h, v18.8h\n"
    "str q28, [x19, x12]\n"
    "fmax v25.8h, v25.8h, v18.8h\n"
    "ldr x20, [x17, #0x30]\n"
    "fmax v24.8h, v24.8h, v18.8h\n"
    "str q27, [x22, x12]\n"
    "fmin v26.8h, v26.8h, v17.8h\n"
    "ldr x19, [x17, #0x38]\n"
    "fmin v25.8h, v25.8h, v17.8h\n"
    "ldr x22, [x17, #0x40]\n"
    "fmin v24.8h, v24.8h, v17.8h\n"
    "str q26, [x21, x12]\n"
    "fmax v23.8h, v23.8h, v18.8h\n"
    "str q25, [x20, x12]\n"
    "str q24, [x19, x12]\n"
    "fmin v23.8h, v23.8h, v17.8h\n"
    "str q23, [x22, x12]\n"
    "3:"  // Oddments
    "tst %x[n_channels], #0x1\n"
    "beq 48f\n"
    "ldr q16, [x15, #0x0]\n"
    "ldr q0, [x15, #0x10]\n"
    "mov x12, x14\n"
    "ldr q1, [x15, #0x20]\n"
    "ldr q2, [x15, #0x30]\n"
    "ldr q3, [x15, #0x40]\n"
    "ldr q4, [x15, #0x50]\n"
    "ldr q5, [x15, #0x60]\n"
    "ldr q6, [x15, #0x70]\n"
    "ldr q7, [x15, #0x80]\n"
    "ldr q8, [x15, #0x90]\n"
    "ldr x10, [x16, #0x0]\n"
    "add x10, x10, x14\n"
    "ldr x9, [x16, #0x8]\n"
    "ldr x28, [x16, #0x10]\n"
    "add x9, x9, x14\n"
    "ldr x27, [x16, #0x18]\n"
    "ldr x26, [x16, #0x20]\n"
    "add x28, x28, x14\n"
    "add x27, x27, x14\n"
    "add x26, x26, x14\n"
    "tbz %x[n_channels], #1, 4f\n"
    "ld1 { v9.s }[0], [x10], #0x4\n"
    "ld1 { v10.s }[0], [x9], #0x4\n"
    "ld1 { v11.s }[0], [x28], #0x4\n"
    "ld1 { v12.s }[0], [x27], #0x4\n"
    "ld1 { v13.s }[0], [x26], #0x4\n"
    "tbz %x[n_channels], #0, 5f\n"
    "ld1 { v9.h }[2], [x10], #0x2\n"
    "ld1 { v10.h }[2], [x9], #0x2\n"
    "ld1 { v11.h }[2], [x28], #0x2\n"
    "ld1 { v12.h }[2], [x27], #0x2\n"
    "ld1 { v13.h }[2], [x26], #0x2\n"
    "b 5f\n"
    "4:"  // Oddments: Load inputs (2, 2), (0, 0), (0, 4), (4, 0), (1, 2): Bit 1: Unset
    "ld1 { v9.h }[0], [x10], #0x2\n"
    "ld1 { v10.h }[0], [x9], #0x2\n"
    "ld1 { v11.h }[0], [x28], #0x2\n"
    "ld1 { v12.h }[0], [x27], #0x2\n"
    "ld1 { v13.h }[0], [x26], #0x2\n"
    "5:"  // Oddments: Load inputs (2, 2), (0, 0), (0, 4), (4, 0), (1, 2): Bit 1: End
    "mov v31.16b, v16.16b\n fmla v31.8h, v8.8h, v9.8h\n"
    "ldr x25, [x16, #0x28]\n"
    "add x25, x25, x14\n"
    "mov v30.16b, v16.16b\n fmla v30.8h, v7.8h, v9.8h\n"
    "mov v29.16b, v16.16b\n fmla v29.8h, v6.8h, v9.8h\n"
    "mov v28.16b, v16.16b\n fmla v28.8h, v5.8h, v9.8h\n"
    "mov v27.16b, v16.16b\n fmla v27.8h, v4.8h, v9.8h\n"
    "mov v26.16b, v16.16b\n fmla v26.8h, v3.8h, v9.8h\n"
    "mov v25.16b, v16.16b\n fmla v25.8h, v2.8h, v9.8h\n"
    "mov v24.16b, v16.16b\n fmla v24.8h, v1.8h, v9.8h\n"
    "mov v23.16b, v16.16b\n fmla v23.8h, v0.8h, v9.8h\n"
    "fmla v31.8h, v0.8h, v10.8h\n"
    "fmla v29.8h, v2.8h, v11.8h\n"
    "fmla v25.8h, v6.8h, v12.8h\n"
    "fmla v30.8h, v4.8h, v13.8h\n"
    "fmla v31.8h, v5.8h, v13.8h\n"
    "fmla v29.8h, v3.8h, v13.8h\n"
    "fmla v28.8h, v2.8h, v13.8h\n"
    "fmla v27.8h, v1.8h, v13.8h\n"
    "fmla v26.8h, v0.8h, v13.8h\n"
    "tbz %x[n_channels], #1, 6f\n"
    "ld1 { v12.s }[0], [x25], #0x4\n"
    "tbz %x[n_channels], #0, 7f\n"
    "ld1 { v12.h }[2], [x25], #0x2\n"
    "b 7f\n"
    "6:"  // Oddments: Load input (4, 4): Bit 1: Unset
    "ld1 { v12.h }[0], [x25], #0x2\n"
    "7:"  // Oddments: Load input (4, 4): Bit 1: End
    "fmla v23.8h, v8.8h, v12.8h\n"
    "ldr x24, [x16, #0x30]\n"
    "add x24, x24, x14\n"
    "tbz %x[n_channels], #1, 8f\n"
    "ld1 { v11.s }[0], [x24], #0x4\n"
    "tbz %x[n_channels], #0, 9f\n"
    "ld1 { v11.h }[2], [x24], #0x2\n"
    "b 9f\n"
    "8:"  // Oddments: Load input (2, 1): Bit 1: Unset
    "ld1 { v11.h }[0], [x24], #0x2\n"
    "9:"  // Oddments: Load input (2, 1): Bit 1: End
    "fmla v31.8h, v7.8h, v11.8h\n"
    "ldr x23, [x16, #0x38]\n"
    "fmla v30.8h, v6.8h, v11.8h\n"
    "add x23, x23, x14\n"
    "fmla v28.8h, v4.8h, v11.8h\n"
    "fmla v27.8h, v3.8h, v11.8h\n"
    "fmla v25.8h, v1.8h, v11.8h\n"
    "fmla v24.8h, v0.8h, v11.8h\n"
    "tbz %x[n_channels], #1, 10f\n"
    "ld1 { v13.s }[0], [x23], #0x4\n"
    "tbz %x[n_channels], #0, 11f\n"
    "ld1 { v13.h }[2], [x23], #0x2\n"
    "b 11f\n"
    "10:"  // Oddments: Load input (0, 1): Bit 1: Unset
    "ld1 { v13.h }[0], [x23], #0x2\n"
    "11:"  // Oddments: Load input (0, 1): Bit 1: End
    "fmla v31.8h, v1.8h, v13.8h\n"
    "ldr x10, [x16, #0x40]\n"
    "fmla v30.8h, v0.8h, v13.8h\n"
    "add x10, x10, x14\n"
    "tbz %x[n_channels], #1, 12f\n"
    "ld1 { v12.s }[0], [x10], #0x4\n"
    "tbz %x[n_channels], #0, 13f\n"
    "ld1 { v12.h }[2], [x10], #0x2\n"
    "b 13f\n"
    "12:"  // Oddments: Load input (0, 3): Bit 1: Unset
    "ld1 { v12.h }[0], [x10], #0x2\n"
    "13:"  // Oddments: Load input (0, 3): Bit 1: End
    "fmla v30.8h, v2.8h, v12.8h\n"
    "ldr x9, [x16, #0x48]\n"
    "fmla v29.8h, v1.8h, v12.8h\n"
    "add x9, x9, x14\n"
    "tbz %x[n_channels], #1, 14f\n"
    "ld1 { v10.s }[0], [x9], #0x4\n"
    "tbz %x[n_channels], #0, 15f\n"
    "ld1 { v10.h }[2], [x9], #0x2\n"
    "b 15f\n"
    "14:"  // Oddments: Load input (2, 3): Bit 1: Unset
    "ld1 { v10.h }[0], [x9], #0x2\n"
    "15:"  // Oddments: Load input (2, 3): Bit 1: End
    "fmla v30.8h, v8.8h, v10.8h\n"
    "ldr x28, [x16, #0x50]\n"
    "fmla v29.8h, v7.8h, v10.8h\n"
    "add x28, x28, x14\n"
    "fmla v27.8h, v5.8h, v10.8h\n"
    "fmla v26.8h, v4.8h, v10.8h\n"
    "fmla v24.8h, v2.8h, v10.8h\n"
    "fmla v23.8h, v1.8h, v10.8h\n"
    "tbz %x[n_channels], #1, 16f\n"
    "ld1 { v11.s }[0], [x28], #0x4\n"
    "tbz %x[n_channels], #0, 17f\n"
    "ld1 { v11.h }[2], [x28], #0x2\n"
    "b 17f\n"
    "16:"  // Oddments: Load input (1, 0): Bit 1: Unset
    "ld1 { v11.h }[0], [x28], #0x2\n"
    "17:"  // Oddments: Load input (1, 0): Bit 1: End
    "fmla v31.8h, v3.8h, v11.8h\n"
    "ldr x27, [x16, #0x58]\n"
    "fmla v28.8h, v0.8h, v11.8h\n"
    "add x27, x27, x14\n"
    "tbz %x[n_channels], #1, 18f\n"
    "ld1 { v13.s }[0], [x27], #0x4\n"
    "tbz %x[n_channels], #0, 19f\n"
    "ld1 { v13.h }[2], [x27], #0x2\n"
    "b 19f\n"
    "18:"  // Oddments: Load input (1, 4): Bit 1: Unset
    "ld1 { v13.h }[0], [x27], #0x2\n"
    "19:"  // Oddments: Load input (1, 4): Bit 1: End
    "fmla v29.8h, v5.8h, v13.8h\n"
    "ldr x26, [x16, #0x60]\n"
    "fmla v26.8h, v2.8h, v13.8h\n"
    "add x26, x26, x14\n"
    "tbz %x[n_channels], #1, 20f\n"
    "ld1 { v12.s }[0], [x26], #0x4\n"
    "tbz %x[n_channels], #0, 21f\n"
    "ld1 { v12.h }[2], [x26], #0x2\n"
    "b 21f\n"
    "20:"  // Oddments: Load input (3, 0): Bit 1: Unset
    "ld1 { v12.h }[0], [x26], #0x2\n"
    "21:"  // Oddments: Load input (3, 0): Bit 1: End
    "fmla v28.8h, v6.8h, v12.8h\n"
    "ldr x25, [x16, #0x68]\n"
    "fmla v25.8h, v3.8h, v12.8h\n"
    "add x25, x25, x14\n"
    "tbz %x[n_channels], #1, 22f\n"
    "ld1 { v10.s }[0], [x25], #0x4\n"
    "tbz %x[n_channels], #0, 23f\n"
    "ld1 { v10.h }[2], [x25], #0x2\n"
    "b 23f\n"
    "22:"  // Oddments: Load input (3, 2): Bit 1: Unset
    "ld1 { v10.h }[0], [x25], #0x2\n"
    "23:"  // Oddments: Load input (3, 2): Bit 1: End
    "fmla v28.8h, v8.8h, v10.8h\n"
    "ldr x24, [x16, #0x70]\n"
    "fmla v27.8h, v7.8h, v10.8h\n"
    "add x24, x24, x14\n"
    "fmla v26.8h, v6.8h, v10.8h\n"
    "fmla v25.8h, v5.8h, v10.8h\n"
    "fmla v24.8h, v4.8h, v10.8h\n"
    "fmla v23.8h, v3.8h, v10.8h\n"
    "tbz %x[n_channels], #1, 24f\n"
    "ld1 { v11.s }[0], [x24], #0x4\n"
    "tbz %x[n_channels], #0, 25f\n"
    "ld1 { v11.h }[2], [x24], #0x2\n"
    "b 25f\n"
    "24:"  // Oddments: Load input (3, 4): Bit 1: Unset
    "ld1 { v11.h }[0], [x24], #0x2\n"
    "25:"  // Oddments: Load input (3, 4): Bit 1: End
    "fmla v26.8h, v8.8h, v11.8h\n"
    "ldr x23, [x16, #0x78]\n"
    "fmla v23.8h, v5.8h, v11.8h\n"
    "add x23, x23, x14\n"
    "tbz %x[n_channels], #1, 26f\n"
    "ld1 { v13.s }[0], [x23], #0x4\n"
    "tbz %x[n_channels], #0, 27f\n"
    "ld1 { v13.h }[2], [x23], #0x2\n"
    "b 27f\n"
    "26:"  // Oddments: Load input (4, 1): Bit 1: Unset
    "ld1 { v13.h }[0], [x23], #0x2\n"
    "27:"  // Oddments: Load input (4, 1): Bit 1: End
    "fmla v25.8h, v7.8h, v13.8h\n"
    "ldr x10, [x16, #0x80]\n"
    "fmla v24.8h, v6.8h, v13.8h\n"
    "add x10, x10, x14\n"
    "tbz %x[n_channels], #1, 28f\n"
    "ld1 { v12.s }[0], [x10], #0x4\n"
    "tbz %x[n_channels], #0, 29f\n"
    "ld1 { v12.h }[2], [x10], #0x2\n"
    "b 29f\n"
    "28:"  // Oddments: Load input (1, 1): Bit 1: Unset
    "ld1 { v12.h }[0], [x10], #0x2\n"
    "29:"  // Oddments: Load input (1, 1): Bit 1: End
    "fmla v31.8h, v4.8h, v12.8h\n"
    "ldr x9, [x16, #0x88]\n"
    "fmla v30.8h, v3.8h, v12.8h\n"
    "add x9, x9, x14\n"
    "fmla v28.8h, v1.8h, v12.8h\n"
    "fmla v27.8h, v0.8h, v12.8h\n"
    "tbz %x[n_channels], #1, 30f\n"
    "ld1 { v11.s }[0], [x9], #0x4\n"
    "tbz %x[n_channels], #0, 31f\n"
    "ld1 { v11.h }[2], [x9], #0x2\n"
    "b 31f\n"
    "30:"  // Oddments: Load input (1, 3): Bit 1: Unset
    "ld1 { v11.h }[0], [x9], #0x2\n"
    "31:"  // Oddments: Load input (1, 3): Bit 1: End
    "fmla v30.8h, v5.8h, v11.8h\n"
    "ldr x28, [x16, #0x90]\n"
    "fmla v29.8h, v4.8h, v11.8h\n"
    "add x28, x28, x14\n"
    "fmla v27.8h, v2.8h, v11.8h\n"
    "fmla v26.8h, v1.8h, v11.8h\n"
    "tbz %x[n_channels], #1, 32f\n"
    "ld1 { v13.s }[0], [x28], #0x4\n"
    "tbz %x[n_channels], #0, 33f\n"
    "ld1 { v13.h }[2], [x28], #0x2\n"
    "b 33f\n"
    "32:"  // Oddments: Load input (4, 3): Bit 1: Unset
    "ld1 { v13.h }[0], [x28], #0x2\n"
    "33:"  // Oddments: Load input (4, 3): Bit 1: End
    "fmla v24.8h, v8.8h, v13.8h\n"
    "ldr x27, [x16, #0x98]\n"
    "fmla v23.8h, v7.8h, v13.8h\n"
    "add x27, x27, x14\n"
    "tbz %x[n_channels], #1, 34f\n"
    "ld1 { v12.s }[0], [x27], #0x4\n"
    "tbz %x[n_channels], #0, 35f\n"
    "ld1 { v12.h }[2], [x27], #0x2\n"
    "b 35f\n"
    "34:"  // Oddments: Load input (3, 1): Bit 1: Unset
    "ld1 { v12.h }[0], [x27], #0x2\n"
    "35:"  // Oddments: Load input (3, 1): Bit 1: End
    "fmla v28.8h, v7.8h, v12.8h\n"
    "ldr x26, [x16, #0xa0]\n"
    "fmla v27.8h, v6.8h, v12.8h\n"
    "add x26, x26, x14\n"
    "fmla v25.8h, v4.8h, v12.8h\n"
    "fmla v24.8h, v3.8h, v12.8h\n"
    "tbz %x[n_channels], #1, 36f\n"
    "ld1 { v11.s }[0], [x26], #0x4\n"
    "tbz %x[n_channels], #0, 37f\n"
    "ld1 { v11.h }[2], [x26], #0x2\n"
    "b 37f\n"
    "36:"  // Oddments: Load input (0, 2): Bit 1: Unset
    "ld1 { v11.h }[0], [x26], #0x2\n"
    "37:"  // Oddments: Load input (0, 2): Bit 1: End
    "fmla v31.8h, v2.8h, v11.8h\n"
    "ldr x25, [x16, #0xa8]\n"
    "fmla v30.8h, v1.8h, v11.8h\n"
    "add x25, x25, x14\n"
    "fmla v29.8h, v0.8h, v11.8h\n"
    "tbz %x[n_channels], #1, 38f\n"
    "ld1 { v13.s }[0], [x25], #0x4\n"
    "tbz %x[n_channels], #0, 39f\n"
    "ld1 { v13.h }[2], [x25], #0x2\n"
    "b 39f\n"
    "38:"  // Oddments: Load input (3, 3): Bit 1: Unset
    "ld1 { v13.h }[0], [x25], #0x2\n"
    "39:"  // Oddments: Load input (3, 3): Bit 1: End
    "fmla v27.8h, v8.8h, v13.8h\n"
    "ldr x24, [x16, #0xb0]\n"
    "fmla v26.8h, v7.8h, v13.8h\n"
    "add x24, x24, x14\n"
    "fmla v24.8h, v5.8h, v13.8h\n"
    "fmla v23.8h, v4.8h, v13.8h\n"
    "tbz %x[n_channels], #1, 40f\n"
    "ld1 { v12.s }[0], [x24], #0x4\n"
    "tbz %x[n_channels], #0, 41f\n"
    "ld1 { v12.h }[2], [x24], #0x2\n"
    "b 41f\n"
    "40:"  // Oddments: Load input (2, 0): Bit 1: Unset
    "ld1 { v12.h }[0], [x24], #0x2\n"
    "41:"  // Oddments: Load input (2, 0): Bit 1: End
    "fmla v31.8h, v6.8h, v12.8h\n"
    "ldr x23, [x16, #0xb8]\n"
    "fmla v28.8h, v3.8h, v12.8h\n"
    "add x23, x23, x14\n"
    "fmla v25.8h, v0.8h, v12.8h\n"
    "tbz %x[n_channels], #1, 42f\n"
    "ld1 { v11.s }[0], [x23], #0x4\n"
    "tbz %x[n_channels], #0, 43f\n"
    "ld1 { v11.h }[2], [x23], #0x2\n"
    "b 43f\n"
    "42:"  // Oddments: Load input (2, 4): Bit 1: Unset
    "ld1 { v11.h }[0], [x23], #0x2\n"
    "43:"  // Oddments: Load input (2, 4): Bit 1: End
    "fmla v29.8h, v8.8h, v11.8h\n"
    "ldr x10, [x16, #0xc0]\n"
    "fmla v26.8h, v5.8h, v11.8h\n"
    "add x10, x10, x14\n"
    "fmla v23.8h, v2.8h, v11.8h\n"
    "tbz %x[n_channels], #1, 44f\n"
    "ld1 { v13.s }[0], [x10], #0x4\n"
    "tbz %x[n_channels], #0, 45f\n"
    "ld1 { v13.h }[2], [x10], #0x2\n"
    "b 45f\n"
    "44:"  // Oddments: Load input (4, 2): Bit 1: Unset
    "ld1 { v13.h }[0], [x10], #0x2\n"
    "45:"  // Oddments: Load input (4, 2): Bit 1: End
    "fmla v25.8h, v8.8h, v13.8h\n"
    "fmla v24.8h, v7.8h, v13.8h\n"
    "fmla v23.8h, v6.8h, v13.8h\n"
    "fmax v31.8h, v31.8h, v18.8h\n"
    "fmax v30.8h, v30.8h, v18.8h\n"
    "fmax v29.8h, v29.8h, v18.8h\n"
    "fmin v31.8h, v31.8h, v17.8h\n"
    "fmin v30.8h, v30.8h, v17.8h\n"
    "fmin v29.8h, v29.8h, v17.8h\n"
    "fmax v28.8h, v28.8h, v18.8h\n"
    "fmax v27.8h, v27.8h, v18.8h\n"
    "fmax v26.8h, v26.8h, v18.8h\n"
    "fmin v28.8h, v28.8h, v17.8h\n"
    "fmin v27.8h, v27.8h, v17.8h\n"
    "fmin v26.8h, v26.8h, v17.8h\n"
    "fmax v25.8h, v25.8h, v18.8h\n"
    "fmax v24.8h, v24.8h, v18.8h\n"
    "fmax v23.8h, v23.8h, v18.8h\n"
    "fmin v25.8h, v25.8h, v17.8h\n"
    "fmin v24.8h, v24.8h, v17.8h\n"
    "fmin v23.8h, v23.8h, v17.8h\n"
    "tbz %x[n_channels], #1, 46f\n"
    "ldr x22, [x17, #0x0]\n"
    "ldr x21, [x17, #0x8]\n"
    "add x22, x22, x12\n"
    "ldr x20, [x17, #0x10]\n"
    "ldr x19, [x17, #0x18]\n"
    "add x21, x21, x12\n"
    "st1 { v31.s }[0], [x22]\n"
    "add x20, x20, x12\n"
    "st1 { v30.s }[0], [x21]\n"
    "ldr x22, [x17, #0x20]\n"
    "add x19, x19, x12\n"
    "st1 { v29.s }[0], [x20]\n"
    "add x22, x22, x12\n"
    "st1 { v28.s }[0], [x19]\n"
    "ldr x21, [x17, #0x28]\n"
    "add x21, x21, x12\n"
    "st1 { v27.s }[0], [x22]\n"
    "ldr x20, [x17, #0x30]\n"
    "add x20, x20, x12\n"
    "st1 { v26.s }[0], [x21]\n"
    "ldr x19, [x17, #0x38]\n"
    "add x19, x19, x12\n"
    "st1 { v25.s }[0], [x20]\n"
    "ldr x22, [x17, #0x40]\n"
    "add x22, x22, x12\n"
    "st1 { v24.s }[0], [x19]\n"
    "add x12, x12, #0x4\n"
    "st1 { v23.s }[0], [x22]\n"
    "tbz %x[n_channels], #0, 47f\n"
    "ldr x22, [x17, #0x0]\n"
    "ldr x21, [x17, #0x8]\n"
    "add x22, x22, x12\n"
    "ldr x20, [x17, #0x10]\n"
    "ldr x19, [x17, #0x18]\n"
    "add x21, x21, x12\n"
    "st1 { v31.h }[2], [x22]\n"
    "add x20, x20, x12\n"
    "st1 { v30.h }[2], [x21]\n"
    "ldr x22, [x17, #0x20]\n"
    "add x19, x19, x12\n"
    "st1 { v29.h }[2], [x20]\n"
    "add x22, x22, x12\n"
    "st1 { v28.h }[2], [x19]\n"
    "ldr x21, [x17, #0x28]\n"
    "add x21, x21, x12\n"
    "st1 { v27.h }[2], [x22]\n"
    "ldr x20, [x17, #0x30]\n"
    "add x20, x20, x12\n"
    "st1 { v26.h }[2], [x21]\n"
    "ldr x19, [x17, #0x38]\n"
    "add x19, x19, x12\n"
    "st1 { v25.h }[2], [x20]\n"
    "ldr x22, [x17, #0x40]\n"
    "add x22, x22, x12\n"
    "st1 { v24.h }[2], [x19]\n"
    "st1 { v23.h }[2], [x22]\n"
    "b 47f\n"
    "46:"  // Oddments: Store: Bit 1: Unset
    "ldr x22, [x17, #0x0]\n"
    "add x22, x22, x12\n"
    "ldr x21, [x17, #0x8]\n"
    "ldr x20, [x17, #0x10]\n"
    "add x21, x21, x12\n"
    "st1 { v31.h }[0], [x22]\n"
    "ldr x19, [x17, #0x18]\n"
    "add x20, x20, x12\n"
    "st1 { v30.h }[0], [x21]\n"
    "add x19, x19, x12\n"
    "st1 { v29.h }[0], [x20]\n"
    "ldr x22, [x17, #0x20]\n"
    "add x22, x22, x12\n"
    "st1 { v28.h }[0], [x19]\n"
    "ldr x21, [x17, #0x28]\n"
    "add x21, x21, x12\n"
    "st1 { v27.h }[0], [x22]\n"
    "ldr x20, [x17, #0x30]\n"
    "add x20, x20, x12\n"
    "st1 { v26.h }[0], [x21]\n"
    "ldr x19, [x17, #0x38]\n"
    "add x19, x19, x12\n"
    "st1 { v25.h }[0], [x20]\n"
    "ldr x22, [x17, #0x40]\n"
    "add x22, x22, x12\n"
    "st1 { v24.h }[0], [x19]\n"
    "st1 { v23.h }[0], [x22]\n"
    "47:"  // Oddments: Store: Bit 1: End

    "48:"  // End

    :
    : [n_channels] "r" ((unsigned long) n_channels), [offsetof_Args_inptrs] "I" (offsetof(Args, inptrs)), [offsetof_args_max] "I" (offsetof(Args, max)), [offsetof_args_min] "I" (offsetof(Args, min)), [offsetof_args_outptrs] "I" (offsetof(Args, outptrs)), [offsetof_args_params] "I" (offsetof(Args, params)), [params_struct] "r" (&params_struct)
    : "cc", "memory", "v0", "v1", "v2", "v3", "v4", "v5", "v6", "v7", "v8", "v9", "v10", "v11", "v12", "v13", "v16", "v17", "v18", "v23", "v24", "v25", "v26", "v27", "v28", "v29", "v30", "v31", "x9", "x10", "x11", "x12", "x13", "x14", "x15", "x16", "x17", "x19", "x20", "x21", "x22", "x23", "x24", "x25", "x26", "x27", "x28"
  );
}

}  // namespace depthwise
}  // namespace arm_conv

#endif  // defined(__ARM_FP16_ARGS) && defined(__ARM_FEATURE_FP16_VECTOR_ARITHMETIC)