From ba209750abc1ac7e42bab9fef5db284384d70fb3 Mon Sep 17 00:00:00 2001 From: Michael Tyler Date: Thu, 15 Dec 2022 12:39:29 +0000 Subject: Update CPU kernels to remove x19 Resolves: COMPMID-5805 Signed-off-by: Michael Tyler Change-Id: I250f64531e209625e4ff176dd5a552c1c34bc484 Reviewed-on: https://review.mlplatform.org/c/ml/ComputeLibrary/+/8909 Tested-by: Arm Jenkins Comments-Addressed: Arm Jenkins Reviewed-by: Gunes Bayir Reviewed-by: Viet-Hoa Do Benchmark: Arm Jenkins --- .../a64_interleave8_block1_u8_u16.hpp | 336 ++++++++++----------- 1 file changed, 168 insertions(+), 168 deletions(-) (limited to 'src/core/NEON/kernels/arm_gemm/indirect-interleaves/a64_interleave8_block1_u8_u16.hpp') diff --git a/src/core/NEON/kernels/arm_gemm/indirect-interleaves/a64_interleave8_block1_u8_u16.hpp b/src/core/NEON/kernels/arm_gemm/indirect-interleaves/a64_interleave8_block1_u8_u16.hpp index 0db2f7fd51..43a3a46801 100644 --- a/src/core/NEON/kernels/arm_gemm/indirect-interleaves/a64_interleave8_block1_u8_u16.hpp +++ b/src/core/NEON/kernels/arm_gemm/indirect-interleaves/a64_interleave8_block1_u8_u16.hpp @@ -1,5 +1,5 @@ /* - * Copyright (c) 2019-2021 Arm Limited. + * Copyright (c) 2019-2021, 2023 Arm Limited. * * SPDX-License-Identifier: MIT * @@ -10,16 +10,16 @@ * sell copies of the Software, and to permit persons to whom the Software is * furnished to do so, subject to the following conditions: * - * The above copyright notice and this permission notice shall be included in - * all copies or substantial portions of the Software. + * The above copyright notice and this permission notice shall be included in all + * copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER - * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING - * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS - * IN THE SOFTWARE. + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE + * SOFTWARE. */ #ifdef __aarch64__ @@ -31,44 +31,45 @@ void interleave_block<8, 1, VLType::None, false>( ) { __asm__ __volatile__( - "ldr x27, [%x[in], #0x0]\n" + "ldr x28, [%x[in], #0x0]\n" + "ldr x27, [%x[in], #0x8]\n" "cmp %x[height], #0x8\n" - "ldr x26, [%x[in], #0x8]\n" + "add x28, x28, %x[row_offset]\n" + "ldr x26, [%x[in], #0x10]\n" + "ldr x25, [%x[in], #0x18]\n" "add x27, x27, %x[row_offset]\n" - "ldr x25, [%x[in], #0x10]\n" - "ldr x24, [%x[in], #0x18]\n" "add x26, x26, %x[row_offset]\n" - "ldr x23, [%x[in], #0x20]\n" + "ldr x24, [%x[in], #0x20]\n" + "ldr x23, [%x[in], #0x28]\n" "add x25, x25, %x[row_offset]\n" - "ldr x22, [%x[in], #0x28]\n" - "ldr x21, [%x[in], #0x30]\n" "add x24, x24, %x[row_offset]\n" - "ldr x20, [%x[in], #0x38]\n" + "ldr x22, [%x[in], #0x30]\n" + "ldr x21, [%x[in], #0x38]\n" "add x23, x23, %x[row_offset]\n" "add x22, x22, %x[row_offset]\n" "add x21, x21, %x[row_offset]\n" - "add x20, x20, %x[row_offset]\n" "beq 1f\n" - "mov x20, x27\n" "cmp %x[height], #0x2\n" - "csel x26, x26, x27, GE\n" - "csel x25, x25, x27, GT\n" + "csel x27, x27, x28, GE\n" + "csel x26, x26, x28, GT\n" "cmp %x[height], #0x4\n" - "csel x24, x24, x27, GE\n" - "csel x23, x23, x27, GT\n" + "csel x25, x25, x28, GE\n" + "csel x24, x24, x28, GT\n" "cmp %x[height], #0x6\n" - "csel x22, x22, x27, GE\n" - "csel x21, x21, x27, GT\n" + "mov x21, x28\n" + "csel x23, x23, x28, GE\n" + "csel x22, x22, x28, GT\n" "1:" // no_pointer_adj - "prfm pldl1keep, [x27, #0x0]\n" "cmp %x[width], #0x8\n" + "prfm pldl1keep, [x28, #0x0]\n" + "prfm pldl1keep, [x27, #0x0]\n" "prfm pldl1keep, [x26, #0x0]\n" "prfm pldl1keep, [x25, #0x0]\n" "prfm pldl1keep, [x24, #0x0]\n" "prfm pldl1keep, [x23, #0x0]\n" "prfm pldl1keep, [x22, #0x0]\n" "prfm pldl1keep, [x21, #0x0]\n" - "prfm pldl1keep, [x20, #0x0]\n" + "prfm pldl1keep, [x28, #0x40]\n" "prfm pldl1keep, [x27, #0x40]\n" "prfm pldl1keep, [x26, #0x40]\n" "prfm pldl1keep, [x25, #0x40]\n" @@ -76,209 +77,208 @@ void interleave_block<8, 1, VLType::None, false>( "prfm pldl1keep, [x23, #0x40]\n" "prfm pldl1keep, [x22, #0x40]\n" "prfm pldl1keep, [x21, #0x40]\n" - "prfm pldl1keep, [x20, #0x40]\n" "blt 3f\n" "2:" // Main loop head - "ldr d31, [x27], #0x8\n" - "ushll v31.8h, v31.8b, #0x0\n" - "ldr d30, [x26], #0x8\n" - "subs %x[width], %x[width], #0x8\n" + "ldr d25, [x28], #0x8\n" + "ldr d30, [x27], #0x8\n" + "ushll v25.8h, v25.8b, #0x0\n" "ushll v30.8h, v30.8b, #0x0\n" - "ldr d29, [x25], #0x8\n" - "cmp %x[width], #0x8\n" + "ldr d29, [x26], #0x8\n" + "ldr d28, [x25], #0x8\n" "ushll v29.8h, v29.8b, #0x0\n" - "ldr d28, [x24], #0x8\n" - "ldr d25, [x23], #0x8\n" "ushll v28.8h, v28.8b, #0x0\n" - "ldr d23, [x22], #0x8\n" - "ushll v25.8h, v25.8b, #0x0\n" - "ldr d27, [x21], #0x8\n" - "zip1 v20.8h, v31.8h, v25.8h\n" - "ldr d26, [x20], #0x8\n" - "zip2 v25.8h, v31.8h, v25.8h\n" + "ldr d21, [x24], #0x8\n" + "ldr d27, [x23], #0x8\n" + "ushll v21.8h, v21.8b, #0x0\n" + "ushll v27.8h, v27.8b, #0x0\n" + "ldr d20, [x22], #0x8\n" + "ldr d26, [x21], #0x8\n" + "ushll v20.8h, v20.8b, #0x0\n" + "ushll v26.8h, v26.8b, #0x0\n" + "zip1 v23.8h, v25.8h, v21.8h\n" + "zip1 v22.8h, v29.8h, v20.8h\n" + "subs %x[width], %x[width], #0x8\n" + "cmp %x[width], #0x8\n" + "zip1 v19.8h, v30.8h, v27.8h\n" + "zip1 v18.8h, v28.8h, v26.8h\n" + "prfm pldl1keep, [x28, #0x70]\n" "prfm pldl1keep, [x27, #0x70]\n" + "zip2 v25.8h, v25.8h, v21.8h\n" + "zip2 v21.8h, v29.8h, v20.8h\n" "prfm pldl1keep, [x26, #0x70]\n" - "ushll v23.8h, v23.8b, #0x0\n" "prfm pldl1keep, [x25, #0x70]\n" - "zip1 v24.8h, v30.8h, v23.8h\n" - "zip2 v23.8h, v30.8h, v23.8h\n" + "zip2 v20.8h, v30.8h, v27.8h\n" + "zip2 v16.8h, v28.8h, v26.8h\n" "prfm pldl1keep, [x24, #0x70]\n" - "ushll v27.8h, v27.8b, #0x0\n" "prfm pldl1keep, [x23, #0x70]\n" - "zip1 v19.8h, v29.8h, v27.8h\n" + "zip1 v24.8h, v23.8h, v22.8h\n" + "zip1 v17.8h, v19.8h, v18.8h\n" "prfm pldl1keep, [x22, #0x70]\n" - "zip1 v22.8h, v20.8h, v19.8h\n" "prfm pldl1keep, [x21, #0x70]\n" - "zip2 v21.8h, v20.8h, v19.8h\n" - "prfm pldl1keep, [x20, #0x70]\n" - "zip2 v19.8h, v29.8h, v27.8h\n" - "zip1 v20.8h, v25.8h, v19.8h\n" - "zip2 v19.8h, v25.8h, v19.8h\n" - "ushll v26.8h, v26.8b, #0x0\n" - "zip1 v18.8h, v28.8h, v26.8h\n" - "zip1 v17.8h, v24.8h, v18.8h\n" - "zip1 v16.8h, v22.8h, v17.8h\n" + "zip2 v23.8h, v23.8h, v22.8h\n" + "zip2 v19.8h, v19.8h, v18.8h\n" + "zip1 v22.8h, v25.8h, v21.8h\n" + "zip1 v18.8h, v20.8h, v16.8h\n" + "zip2 v21.8h, v25.8h, v21.8h\n" + "zip2 v20.8h, v20.8h, v16.8h\n" + "zip1 v16.8h, v24.8h, v17.8h\n" "str q16, [%x[out_ptr], #0x0]\n" - "zip2 v16.8h, v22.8h, v17.8h\n" + "zip2 v16.8h, v24.8h, v17.8h\n" "str q16, [%x[out_ptr], #0x10]\n" - "zip2 v17.8h, v24.8h, v18.8h\n" - "zip1 v16.8h, v21.8h, v17.8h\n" - "str q16, [%x[out_ptr], #0x20]\n" - "zip2 v16.8h, v21.8h, v17.8h\n" + "zip1 v17.8h, v23.8h, v19.8h\n" + "zip2 v16.8h, v23.8h, v19.8h\n" + "str q17, [%x[out_ptr], #0x20]\n" + "zip1 v19.8h, v22.8h, v18.8h\n" + "zip2 v18.8h, v22.8h, v18.8h\n" "str q16, [%x[out_ptr], #0x30]\n" - "zip2 v18.8h, v28.8h, v26.8h\n" - "zip1 v17.8h, v23.8h, v18.8h\n" - "zip1 v16.8h, v20.8h, v17.8h\n" - "str q16, [%x[out_ptr], #0x40]\n" - "zip2 v16.8h, v20.8h, v17.8h\n" - "str q16, [%x[out_ptr], #0x50]\n" - "zip2 v17.8h, v23.8h, v18.8h\n" - "zip1 v16.8h, v19.8h, v17.8h\n" - "str q16, [%x[out_ptr], #0x60]\n" - "zip2 v16.8h, v19.8h, v17.8h\n" + "zip1 v17.8h, v21.8h, v20.8h\n" + "zip2 v16.8h, v21.8h, v20.8h\n" + "str q19, [%x[out_ptr], #0x40]\n" + "str q18, [%x[out_ptr], #0x50]\n" + "str q17, [%x[out_ptr], #0x60]\n" "str q16, [%x[out_ptr], #0x70]\n" "add %x[out_ptr], %x[out_ptr], #0x80\n" "bge 2b\n" "3:" // Main loop skip "cbz %x[width], 8f\n" "tbz %x[width], #2, 5f\n" - "ldr s31, [x27], #0x4\n" - "ldr s30, [x26], #0x4\n" - "ldr s29, [x25], #0x4\n" - "ldr s28, [x24], #0x4\n" - "ldr s25, [x23], #0x4\n" - "ldr s23, [x22], #0x4\n" - "ldr s27, [x21], #0x4\n" - "ldr s26, [x20], #0x4\n" + "ldr s25, [x28], #0x4\n" + "ldr s30, [x27], #0x4\n" + "ldr s29, [x26], #0x4\n" + "ldr s28, [x25], #0x4\n" + "ldr s21, [x24], #0x4\n" + "ldr s27, [x23], #0x4\n" + "ldr s20, [x22], #0x4\n" + "ldr s26, [x21], #0x4\n" "tbz %x[width], #1, 4f\n" - "ld1 { v31.h }[2], [x27], #0x2\n" - "mov x19, #0x6\n" - "ld1 { v30.h }[2], [x26], #0x2\n" - "ld1 { v29.h }[2], [x25], #0x2\n" - "ld1 { v28.h }[2], [x24], #0x2\n" - "ld1 { v25.h }[2], [x23], #0x2\n" - "ld1 { v23.h }[2], [x22], #0x2\n" - "ld1 { v27.h }[2], [x21], #0x2\n" - "ld1 { v26.h }[2], [x20], #0x2\n" + "ld1 { v25.h }[2], [x28], #0x2\n" + "ld1 { v30.h }[2], [x27], #0x2\n" + "mov x20, #0x6\n" + "ld1 { v29.h }[2], [x26], #0x2\n" + "ld1 { v28.h }[2], [x25], #0x2\n" + "ld1 { v21.h }[2], [x24], #0x2\n" + "ld1 { v27.h }[2], [x23], #0x2\n" + "ld1 { v20.h }[2], [x22], #0x2\n" + "ld1 { v26.h }[2], [x21], #0x2\n" "tbz %x[width], #0, 7f\n" - "ld1 { v31.b }[6], [x27]\n" - "mov x19, #0x7\n" - "ld1 { v30.b }[6], [x26]\n" - "ld1 { v29.b }[6], [x25]\n" - "ld1 { v28.b }[6], [x24]\n" - "ld1 { v25.b }[6], [x23]\n" - "ld1 { v23.b }[6], [x22]\n" - "ld1 { v27.b }[6], [x21]\n" - "ld1 { v26.b }[6], [x20]\n" + "ld1 { v25.b }[6], [x28]\n" + "ld1 { v30.b }[6], [x27]\n" + "mov x20, #0x7\n" + "ld1 { v29.b }[6], [x26]\n" + "ld1 { v28.b }[6], [x25]\n" + "ld1 { v21.b }[6], [x24]\n" + "ld1 { v27.b }[6], [x23]\n" + "ld1 { v20.b }[6], [x22]\n" + "ld1 { v26.b }[6], [x21]\n" "b 7f\n" "4:" // odd_loads_1_4 - "mov x19, #0x4\n" + "mov x20, #0x4\n" "tbz %x[width], #0, 7f\n" - "ld1 { v31.b }[4], [x27]\n" - "ld1 { v30.b }[4], [x26]\n" - "mov x19, #0x5\n" - "ld1 { v29.b }[4], [x25]\n" - "ld1 { v28.b }[4], [x24]\n" - "ld1 { v25.b }[4], [x23]\n" - "ld1 { v23.b }[4], [x22]\n" - "ld1 { v27.b }[4], [x21]\n" - "ld1 { v26.b }[4], [x20]\n" + "ld1 { v25.b }[4], [x28]\n" + "ld1 { v30.b }[4], [x27]\n" + "mov x20, #0x5\n" + "ld1 { v29.b }[4], [x26]\n" + "ld1 { v28.b }[4], [x25]\n" + "ld1 { v21.b }[4], [x24]\n" + "ld1 { v27.b }[4], [x23]\n" + "ld1 { v20.b }[4], [x22]\n" + "ld1 { v26.b }[4], [x21]\n" "b 7f\n" "5:" // odd_loads_2_0 "tbz %x[width], #1, 6f\n" - "ldr h31, [x27], #0x2\n" - "ldr h30, [x26], #0x2\n" - "mov x19, #0x2\n" - "ldr h29, [x25], #0x2\n" - "ldr h28, [x24], #0x2\n" - "ldr h25, [x23], #0x2\n" - "ldr h23, [x22], #0x2\n" - "ldr h27, [x21], #0x2\n" - "ldr h26, [x20], #0x2\n" + "ldr h25, [x28], #0x2\n" + "ldr h30, [x27], #0x2\n" + "mov x20, #0x2\n" + "ldr h29, [x26], #0x2\n" + "ldr h28, [x25], #0x2\n" + "ldr h21, [x24], #0x2\n" + "ldr h27, [x23], #0x2\n" + "ldr h20, [x22], #0x2\n" + "ldr h26, [x21], #0x2\n" "tbz %x[width], #0, 7f\n" - "ld1 { v31.b }[2], [x27]\n" - "mov x19, #0x3\n" - "ld1 { v30.b }[2], [x26]\n" - "ld1 { v29.b }[2], [x25]\n" - "ld1 { v28.b }[2], [x24]\n" - "ld1 { v25.b }[2], [x23]\n" - "ld1 { v23.b }[2], [x22]\n" - "ld1 { v27.b }[2], [x21]\n" - "ld1 { v26.b }[2], [x20]\n" + "ld1 { v25.b }[2], [x28]\n" + "ld1 { v30.b }[2], [x27]\n" + "mov x20, #0x3\n" + "ld1 { v29.b }[2], [x26]\n" + "ld1 { v28.b }[2], [x25]\n" + "ld1 { v21.b }[2], [x24]\n" + "ld1 { v27.b }[2], [x23]\n" + "ld1 { v20.b }[2], [x22]\n" + "ld1 { v26.b }[2], [x21]\n" "b 7f\n" "6:" // odd_loads_1_0 - "ldr b31, [x27, #0x0]\n" - "mov x19, #0x1\n" - "ldr b30, [x26, #0x0]\n" - "ldr b29, [x25, #0x0]\n" - "ldr b28, [x24, #0x0]\n" - "ldr b25, [x23, #0x0]\n" - "ldr b23, [x22, #0x0]\n" - "ldr b27, [x21, #0x0]\n" - "ldr b26, [x20, #0x0]\n" + "ldr b25, [x28, #0x0]\n" + "ldr b30, [x27, #0x0]\n" + "mov x20, #0x1\n" + "ldr b29, [x26, #0x0]\n" + "ldr b28, [x25, #0x0]\n" + "ldr b21, [x24, #0x0]\n" + "ldr b27, [x23, #0x0]\n" + "ldr b20, [x22, #0x0]\n" + "ldr b26, [x21, #0x0]\n" "7:" // Odd load end - "ushll v31.8h, v31.8b, #0x0\n" - "subs x19, x19, #0x1\n" + "ushll v25.8h, v25.8b, #0x0\n" "ushll v30.8h, v30.8b, #0x0\n" + "subs x20, x20, #0x1\n" "ushll v29.8h, v29.8b, #0x0\n" "ushll v28.8h, v28.8b, #0x0\n" - "ushll v25.8h, v25.8b, #0x0\n" - "zip1 v20.8h, v31.8h, v25.8h\n" - "ushll v23.8h, v23.8b, #0x0\n" - "zip1 v24.8h, v30.8h, v23.8h\n" + "ushll v21.8h, v21.8b, #0x0\n" "ushll v27.8h, v27.8b, #0x0\n" - "zip1 v19.8h, v29.8h, v27.8h\n" - "zip1 v22.8h, v20.8h, v19.8h\n" + "ushll v20.8h, v20.8b, #0x0\n" "ushll v26.8h, v26.8b, #0x0\n" + "zip1 v23.8h, v25.8h, v21.8h\n" + "zip1 v22.8h, v29.8h, v20.8h\n" + "zip1 v19.8h, v30.8h, v27.8h\n" "zip1 v18.8h, v28.8h, v26.8h\n" - "zip1 v17.8h, v24.8h, v18.8h\n" - "zip1 v16.8h, v22.8h, v17.8h\n" + "zip1 v24.8h, v23.8h, v22.8h\n" + "zip1 v17.8h, v19.8h, v18.8h\n" + "zip1 v16.8h, v24.8h, v17.8h\n" "str q16, [%x[out_ptr], #0x0]\n" "add %x[out_ptr], %x[out_ptr], #0x10\n" "beq 8f\n" - "zip2 v16.8h, v22.8h, v17.8h\n" + "subs x20, x20, #0x1\n" + "zip2 v16.8h, v24.8h, v17.8h\n" "str q16, [%x[out_ptr], #0x0]\n" - "subs x19, x19, #0x1\n" "add %x[out_ptr], %x[out_ptr], #0x10\n" "beq 8f\n" - "zip2 v21.8h, v20.8h, v19.8h\n" - "zip2 v17.8h, v24.8h, v18.8h\n" - "subs x19, x19, #0x1\n" - "zip1 v16.8h, v21.8h, v17.8h\n" - "str q16, [%x[out_ptr], #0x0]\n" + "zip2 v23.8h, v23.8h, v22.8h\n" + "zip2 v19.8h, v19.8h, v18.8h\n" + "subs x20, x20, #0x1\n" + "zip1 v17.8h, v23.8h, v19.8h\n" + "str q17, [%x[out_ptr], #0x0]\n" "add %x[out_ptr], %x[out_ptr], #0x10\n" "beq 8f\n" - "zip2 v16.8h, v21.8h, v17.8h\n" + "subs x20, x20, #0x1\n" + "zip2 v16.8h, v23.8h, v19.8h\n" "str q16, [%x[out_ptr], #0x0]\n" - "subs x19, x19, #0x1\n" "add %x[out_ptr], %x[out_ptr], #0x10\n" "beq 8f\n" - "zip2 v25.8h, v31.8h, v25.8h\n" - "zip2 v19.8h, v29.8h, v27.8h\n" - "subs x19, x19, #0x1\n" - "zip1 v20.8h, v25.8h, v19.8h\n" - "zip2 v23.8h, v30.8h, v23.8h\n" - "zip2 v18.8h, v28.8h, v26.8h\n" - "zip1 v17.8h, v23.8h, v18.8h\n" - "zip1 v16.8h, v20.8h, v17.8h\n" - "str q16, [%x[out_ptr], #0x0]\n" + "zip2 v25.8h, v25.8h, v21.8h\n" + "zip2 v21.8h, v29.8h, v20.8h\n" + "subs x20, x20, #0x1\n" + "zip2 v20.8h, v30.8h, v27.8h\n" + "zip2 v16.8h, v28.8h, v26.8h\n" + "zip1 v22.8h, v25.8h, v21.8h\n" + "zip1 v18.8h, v20.8h, v16.8h\n" + "zip1 v19.8h, v22.8h, v18.8h\n" + "str q19, [%x[out_ptr], #0x0]\n" "add %x[out_ptr], %x[out_ptr], #0x10\n" "beq 8f\n" - "zip2 v16.8h, v20.8h, v17.8h\n" - "str q16, [%x[out_ptr], #0x0]\n" - "subs x19, x19, #0x1\n" + "subs x20, x20, #0x1\n" + "zip2 v18.8h, v22.8h, v18.8h\n" + "str q18, [%x[out_ptr], #0x0]\n" "add %x[out_ptr], %x[out_ptr], #0x10\n" "beq 8f\n" - "zip2 v19.8h, v25.8h, v19.8h\n" - "zip2 v17.8h, v23.8h, v18.8h\n" - "zip1 v16.8h, v19.8h, v17.8h\n" - "str q16, [%x[out_ptr], #0x0]\n" + "zip2 v21.8h, v25.8h, v21.8h\n" + "zip2 v20.8h, v20.8h, v16.8h\n" + "zip1 v17.8h, v21.8h, v20.8h\n" + "str q17, [%x[out_ptr], #0x0]\n" "add %x[out_ptr], %x[out_ptr], #0x10\n" "8:" // Odds skip : [out_ptr] "+&r" (out_ptr), [width] "+&r" (width) : [height] "r" (height), [in] "r" (in), [row_offset] "r" (row_offset) - : "cc", "memory", "v16", "v17", "v18", "v19", "v20", "v21", "v22", "v23", "v24", "v25", "v26", "v27", "v28", "v29", "v30", "v31", "x19", "x20", "x21", "x22", "x23", "x24", "x25", "x26", "x27" + : "cc", "memory", "v16", "v17", "v18", "v19", "v20", "v21", "v22", "v23", "v24", "v25", "v26", "v27", "v28", "v29", "v30", "x20", "x21", "x22", "x23", "x24", "x25", "x26", "x27", "x28" ); } -- cgit v1.2.1