diff options
Diffstat (limited to 'src')
5 files changed, 0 insertions, 1707 deletions
diff --git a/src/core/NEON/kernels/arm_gemm/kernels/sve_sgemm_3VLx8.hpp b/src/core/NEON/kernels/arm_gemm/kernels/sve_sgemm_3VLx8.hpp deleted file mode 100644 index 9d7f593fd0..0000000000 --- a/src/core/NEON/kernels/arm_gemm/kernels/sve_sgemm_3VLx8.hpp +++ /dev/null @@ -1,75 +0,0 @@ -/* - * Copyright (c) 2017-2018 ARM Limited. - * - * SPDX-License-Identifier: MIT - * - * Permission is hereby granted, free of charge, to any person obtaining a copy - * of this software and associated documentation files (the "Software"), to - * deal in the Software without restriction, including without limitation the - * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or - * sell copies of the Software, and to permit persons to whom the Software is - * furnished to do so, subject to the following conditions: - * - * The above copyright notice and this permission notice shall be included in all - * copies or substantial portions of the Software. - * - * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR - * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, - * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE - * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER - * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, - * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE - * SOFTWARE. - */ -#pragma once - -#ifdef __ARM_FEATURE_SVE - -#include "../std_transforms_sve.hpp" - -namespace arm_gemm { - -// Actual kernel implementations -void sve_sgemm_3VLx8(const float *, const float *, float *, int, int, int); - -// 3VLx8 SGEMM "strategy" class. -// -// This describes the characteristics of a family of kernels, in terms of -// the required interleave properties and the output block size. -// -// All kernels in the family must share these characteristics. The actual -// kernel to be used can be chosen at runtime, based on the CPUInfo -// structure. -class sgemm_3VLx8 { -public: - typedef float operand_type; - typedef float result_type; - - typedef void (*kern_type)(const float *, const float *, float *, int, int, int); - - /* Kernel blocking parameters */ - - /* Width depends on vector length - use CNTW to compute the right value */ - static int out_width() { - return svcntw() * 3; - } - - static int out_height() { - return 8; - } - - static int k_unroll() { - return 1; - } - - // Use the standard SVE transforms. - StdTransformsSVE<operand_type, result_type, 8, 3> transforms; - - kern_type kernel=sve_sgemm_3VLx8; - - sgemm_3VLx8(const CPUInfo *ci) { } -}; - -} // namespace arm_gemm - -#endif // __ARM_FEATURE_SVE diff --git a/src/core/NEON/kernels/arm_gemm/kernels/sve_sgemm_3VLx8/generic.cpp b/src/core/NEON/kernels/arm_gemm/kernels/sve_sgemm_3VLx8/generic.cpp deleted file mode 100644 index fd6f0b7f98..0000000000 --- a/src/core/NEON/kernels/arm_gemm/kernels/sve_sgemm_3VLx8/generic.cpp +++ /dev/null @@ -1,366 +0,0 @@ -/* - * Copyright (c) 2017-2018 ARM Limited. - * - * SPDX-License-Identifier: MIT - * - * Permission is hereby granted, free of charge, to any person obtaining a copy - * of this software and associated documentation files (the "Software"), to - * deal in the Software without restriction, including without limitation the - * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or - * sell copies of the Software, and to permit persons to whom the Software is - * furnished to do so, subject to the following conditions: - * - * The above copyright notice and this permission notice shall be included in all - * copies or substantial portions of the Software. - * - * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR - * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, - * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE - * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER - * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, - * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE - * SOFTWARE. - */ -#ifdef __ARM_FEATURE_SVE - -#include <arm_neon.h> -#include <arm_sve.h> - -#include "../../asmlib.hpp" - -// Kernel implementation. -// -// Assume that "Apanel" points to a chunk of A blocks (each size 8xK) in read-order. -// Assume that "Bpanel" points to a chunk of B blocks (each size 3VLxK) in read-order. -// Assume that "Cpanel" points to a chunk of C output blocks (each size -// 3VLx8), the chunks being arranged in a row major fashion. -// -// Note that the intent of this is that either ablocks or bblocks will be 1 -// - this construction allows the output loop to proceed in either order. - -namespace arm_gemm { - -void sve_sgemm_3VLx8(const float *Apanel, const float *Bpanel, float *Cpanel, int ablocks, int bblocks, int K) { - const float *a_ptr = Apanel; - float *c_ptr = Cpanel; - - // There's no predication inside the kernel, so get a true predicate to use everywhere. - svbool_t ptrue = svptrue_b32(); - - for (int yb=0; yb<ablocks; yb++) { - const float *a_ptr0 = a_ptr; - const float *b_ptr = Bpanel; - - for (int xb=0; xb<bblocks; xb++) { - a_ptr = a_ptr0; - // Fix up for odd lengths - set a flag if K is odd, but make - // sure we round up the iteration count. - int oddk = (K & 1); - int k = ((K+1)/2) - 1; - - register svfloat32_t a0 asm("z0"); - register svfloat32_t a1 asm("z1"); - register svfloat32_t b0 asm("z2"); - register svfloat32_t b1 asm("z3"); - register svfloat32_t b2 asm("z4"); - register svfloat32_t a0a asm("z5"); - register svfloat32_t a1a asm("z6"); - - // Note: All prefetches commented out for now, but left in place as documentation for how it was done on NEON. - // Actual prefetches to be added once test hardware is available. - __asm __volatile ( - // Initialize result registers, load initial operands, prime prefetches. - "mov z8.s, #0\n" - "ld1rqw %[a0].S, %[ptrue]/Z, [%[a_ptr]]\n" - "mov z9.s, #0\n" - "ld1w %[b0].S, %[ptrue]/Z, [%[b_ptr]]\n" - "mov z10.s, #0\n" - "ld1rqw %[a1].S, %[ptrue]/Z, [%[a_ptr], #0x10]\n" - "mov z11.s, #0\n" - "ld1w %[b1].S, %[ptrue]/Z, [%[b_ptr], #1, MUL VL]\n" - "mov z12.s, #0\n" - //ASM_PREFETCH("[%[b_ptr], #64]") - "mov z13.s, #0\n" - //ASM_PREFETCH("[%[a_ptr], #64]") - "mov z14.s, #0\n" - //ASM_PREFETCH("[%[b_ptr], #128]") - "mov z15.s, #0\n" - //ASM_PREFETCH("[%[a_ptr], #128]") - "mov z16.s, #0\n" - //ASM_PREFETCH("[%[b_ptr], #192]") - "mov z17.s, #0\n" - //ASM_PREFETCH("[%[b_ptr], #256]") - "mov z18.s, #0\n" - //ASM_PREFETCH("[%[a_ptr], #192]") - "mov z19.s, #0\n" - //ASM_PREFETCH("[%[b_ptr], #320]") - "mov z20.s, #0\n" - //ASM_PREFETCH("[%[a_ptr], #256]") - "mov z21.s, #0\n" - //ASM_PREFETCH("[%[b_ptr], #384]") - "mov z22.s, #0\n" - "mov z23.s, #0\n" - "mov z24.s, #0\n" - "mov z25.s, #0\n" - "mov z26.s, #0\n" - "mov z27.s, #0\n" - "mov z28.s, #0\n" - "mov z29.s, #0\n" - "mov z30.s, #0\n" - "mov z31.s, #0\n" - - // Skip loop if we are doing zero iterations of it. - "cbz %w[k], 4f\n" - - // Loop proper - "1:\n" - "fmla z8.s , %[b0].s, %[a0].s[0]\n" - "fmla z9.s , %[b0].s, %[a0].s[1]\n" - "ld1w %[b2].s, %[ptrue]/Z, [%[b_ptr], #2, MUL VL]\n" - "fmla z10.s, %[b0].s, %[a0].s[2]\n" - "fmla z11.s, %[b0].s, %[a0].s[3]\n" - "ld1rqw %[a0a].s, %[ptrue]/Z, [%[a_ptr], #0x20]\n" - "fmla z12.s, %[b0].s, %[a1].s[0]\n" - "fmla z13.s, %[b0].s, %[a1].s[1]\n" - "ld1rqw %[a1a].s, %[ptrue]/Z, [%[a_ptr], #0x30]\n" - "fmla z14.s, %[b0].s, %[a1].s[2]\n" - "fmla z15.s, %[b0].s, %[a1].s[3]\n" - "ld1w %[b0].s, %[ptrue]/Z, [%[b_ptr], #3, MUL VL]\n" - - "fmla z16.s, %[b1].s, %[a0].s[0]\n" - "fmla z17.s, %[b1].s, %[a0].s[1]\n" - //ASM_PREFETCH("[%[a_ptr], #320]") - "fmla z18.s, %[b1].s, %[a0].s[2]\n" - "fmla z19.s, %[b1].s, %[a0].s[3]\n" - "fmla z20.s, %[b1].s, %[a1].s[0]\n" - "fmla z21.s, %[b1].s, %[a1].s[1]\n" - "fmla z22.s, %[b1].s, %[a1].s[2]\n" - "fmla z23.s, %[b1].s, %[a1].s[3]\n" - "ld1w %[b1].s, %[ptrue]/Z, [%[b_ptr], #4, MUL VL]\n" - - "fmla z24.s, %[b2].s, %[a0].s[0]\n" - "fmla z25.s, %[b2].s, %[a0].s[1]\n" - //ASM_PREFETCH("[%[b_ptr], #448]") - "fmla z26.s, %[b2].s, %[a0].s[2]\n" - "fmla z27.s, %[b2].s, %[a0].s[3]\n" - "fmla z28.s, %[b2].s, %[a1].s[0]\n" - "fmla z29.s, %[b2].s, %[a1].s[1]\n" - "fmla z30.s, %[b2].s, %[a1].s[2]\n" - "fmla z31.s, %[b2].s, %[a1].s[3]\n" - "ld1w %[b2].s, %[ptrue]/Z, [%[b_ptr], #5, MUL VL]\n" - - "fmla z8.s , %[b0].s, %[a0a].s[0]\n" - "fmla z9.s , %[b0].s, %[a0a].s[1]\n" - "ld1rqw %[a0].s, %[ptrue]/Z, [%[a_ptr], #0x40]\n" - "fmla z10.s, %[b0].s, %[a0a].s[2]\n" - "fmla z11.s, %[b0].s, %[a0a].s[3]\n" - "fmla z12.s, %[b0].s, %[a1a].s[0]\n" - "ld1rqw %[a1].s, %[ptrue]/Z, [%[a_ptr], #0x50]\n" - "fmla z13.s, %[b0].s, %[a1a].s[1]\n" - "fmla z14.s, %[b0].s, %[a1a].s[2]\n" - "fmla z15.s, %[b0].s, %[a1a].s[3]\n" - "ld1w %[b0].s, %[ptrue]/Z, [%[b_ptr], #6, MUL VL]\n" - - "fmla z16.s, %[b1].s, %[a0a].s[0]\n" - "fmla z17.s, %[b1].s, %[a0a].s[1]\n" - //ASM_PREFETCH("[%[b_ptr], #512]") - "fmla z18.s, %[b1].s, %[a0a].s[2]\n" - "fmla z19.s, %[b1].s, %[a0a].s[3]\n" - "fmla z20.s, %[b1].s, %[a1a].s[0]\n" - "fmla z21.s, %[b1].s, %[a1a].s[1]\n" - "fmla z22.s, %[b1].s, %[a1a].s[2]\n" - "fmla z23.s, %[b1].s, %[a1a].s[3]\n" - "ld1w %[b1].s, %[ptrue]/Z, [%[b_ptr], #7, MUL VL]\n" - - "fmla z24.s, %[b2].s, %[a0a].s[0]\n" - "fmla z25.s, %[b2].s, %[a0a].s[1]\n" - "add %[a_ptr], %[a_ptr], #0x40\n" - "fmla z26.s, %[b2].s, %[a0a].s[2]\n" - "fmla z27.s, %[b2].s, %[a0a].s[3]\n" - "incb %[b_ptr], ALL, MUL #6\n" - "fmla z28.s, %[b2].s, %[a1a].s[0]\n" - "fmla z29.s, %[b2].s, %[a1a].s[1]\n" - "subs %w[k], %w[k], #1\n" - "fmla z30.s, %[b2].s, %[a1a].s[2]\n" - "fmla z31.s, %[b2].s, %[a1a].s[3]\n" - "bne 1b\n" - - // Target to use when K is 1 or 2 (i.e. zero iterations of main loop) - "4:\n" - - // Branch to alternative tail for odd K - "cbnz %w[oddk], 2f\n" - - // Detached final iteration (even K) - "fmla z8.s , %[b0].s, %[a0].s[0]\n" - "fmla z9.s , %[b0].s, %[a0].s[1]\n" - "ld1w %[b2].s, %[ptrue]/Z, [%[b_ptr], #2, MUL VL]\n" - "fmla z10.s, %[b0].s, %[a0].s[2]\n" - "fmla z11.s, %[b0].s, %[a0].s[3]\n" - "ld1rqw %[a0a].s, %[ptrue]/Z, [%[a_ptr], #0x20]\n" - "fmla z12.s, %[b0].s, %[a1].s[0]\n" - "fmla z13.s, %[b0].s, %[a1].s[1]\n" - "ld1rqw %[a1a].s, %[ptrue]/Z, [%[a_ptr], #0x30]\n" - "fmla z14.s, %[b0].s, %[a1].s[2]\n" - "fmla z15.s, %[b0].s, %[a1].s[3]\n" - "ld1w %[b0].s, %[ptrue]/Z, [%[b_ptr], #3, MUL VL]\n" - - "fmla z16.s, %[b1].s, %[a0].s[0]\n" - "fmla z17.s, %[b1].s, %[a0].s[1]\n" - "fmla z18.s, %[b1].s, %[a0].s[2]\n" - "fmla z19.s, %[b1].s, %[a0].s[3]\n" - "fmla z20.s, %[b1].s, %[a1].s[0]\n" - "fmla z21.s, %[b1].s, %[a1].s[1]\n" - "fmla z22.s, %[b1].s, %[a1].s[2]\n" - "fmla z23.s, %[b1].s, %[a1].s[3]\n" - "ld1w %[b1].s, %[ptrue]/Z, [%[b_ptr], #4, MUL VL]\n" - - "fmla z24.s, %[b2].s, %[a0].s[0]\n" - "fmla z25.s, %[b2].s, %[a0].s[1]\n" - "add %[a_ptr], %[a_ptr], #64\n" - "fmla z26.s, %[b2].s, %[a0].s[2]\n" - "fmla z27.s, %[b2].s, %[a0].s[3]\n" - "fmla z28.s, %[b2].s, %[a1].s[0]\n" - "fmla z29.s, %[b2].s, %[a1].s[1]\n" - "fmla z30.s, %[b2].s, %[a1].s[2]\n" - "fmla z31.s, %[b2].s, %[a1].s[3]\n" - "ld1w %[b2].s, %[ptrue]/Z, [%[b_ptr], #5, MUL VL]\n" - - "fmla z8.s , %[b0].s, %[a0a].s[0]\n" - "fmla z16.s, %[b1].s, %[a0a].s[0]\n" - "incb %[b_ptr], ALL, MUL #6\n" - "fmla z9.s , %[b0].s, %[a0a].s[1]\n" - "st1w z8.s, %[ptrue], [%[c_ptr]]\n" - "fmla z17.s, %[b1].s, %[a0a].s[1]\n" - "st1w z16.s, %[ptrue], [%[c_ptr], #1, MUL VL]\n" - "fmla z24.s, %[b2].s, %[a0a].s[0]\n" - "st1w z24.s, %[ptrue], [%[c_ptr], #2, MUL VL]\n" - - "fmla z25.s, %[b2].s, %[a0a].s[1]\n" - "st1w z9.s, %[ptrue], [%[c_ptr], #3, MUL VL]\n" - "fmla z10.s, %[b0].s, %[a0a].s[2]\n" - "st1w z17.s, %[ptrue], [%[c_ptr], #4, MUL VL]\n" - "fmla z18.s, %[b1].s, %[a0a].s[2]\n" - "st1w z25.s, %[ptrue], [%[c_ptr], #5, MUL VL]\n" - "fmla z26.s, %[b2].s, %[a0a].s[2]\n" - "st1w z10.s, %[ptrue], [%[c_ptr], #6, MUL VL]\n" - - "fmla z11.s, %[b0].s, %[a0a].s[3]\n" - "st1w z18.s, %[ptrue], [%[c_ptr], #7, MUL VL]\n" - "incb %[c_ptr], all, mul #12\n" - "fmla z19.s, %[b1].s, %[a0a].s[3]\n" - "st1w z26.s, %[ptrue], [%[c_ptr], #-4, MUL VL]\n" - "fmla z27.s, %[b2].s, %[a0a].s[3]\n" - "st1w z11.s, %[ptrue], [%[c_ptr], #-3, MUL VL]\n" - - "fmla z12.s, %[b0].s, %[a1a].s[0]\n" - "st1w z19.s, %[ptrue], [%[c_ptr], #-2, MUL VL]\n" - "fmla z20.s, %[b1].s, %[a1a].s[0]\n" - "st1w z27.s, %[ptrue], [%[c_ptr], #-1, MUL VL]\n" - "fmla z28.s, %[b2].s, %[a1a].s[0]\n" - "st1w z12.s, %[ptrue], [%[c_ptr]]\n" - - "fmla z13.s, %[b0].s, %[a1a].s[1]\n" - "st1w z20.s, %[ptrue], [%[c_ptr], #1, MUL VL]\n" - "fmla z21.s, %[b1].s, %[a1a].s[1]\n" - "st1w z28.s, %[ptrue], [%[c_ptr], #2, MUL VL]\n" - "fmla z29.s, %[b2].s, %[a1a].s[1]\n" - "st1w z13.s, %[ptrue], [%[c_ptr], #3, MUL VL]\n" - - "fmla z14.s, %[b0].s, %[a1a].s[2]\n" - "st1w z21.s, %[ptrue], [%[c_ptr], #4, MUL VL]\n" - "fmla z22.s, %[b1].s, %[a1a].s[2]\n" - "st1w z29.s, %[ptrue], [%[c_ptr], #5, MUL VL]\n" - "fmla z30.s, %[b2].s, %[a1a].s[2]\n" - "st1w z14.s, %[ptrue], [%[c_ptr], #6, MUL VL]\n" - - "fmla z15.s, %[b0].s, %[a1a].s[3]\n" - "st1w z22.s, %[ptrue], [%[c_ptr], #7, MUL VL]\n" - "incb %[c_ptr], all, mul #12\n" - "fmla z23.s, %[b1].s, %[a1a].s[3]\n" - "st1w z30.s, %[ptrue], [%[c_ptr], #-4, MUL VL]\n" - "fmla z31.s, %[b2].s, %[a1a].s[3]\n" - "st1w z15.s, %[ptrue], [%[c_ptr], #-3, MUL VL]\n" - - "b 3f\n" - - // Detached final iteration (odd K) - "2:\n" - "fmla z8.s , %[b0].s, %[a0].s[0]\n" - "ld1w %[b2].s, %[ptrue]/Z, [%[b_ptr], #2, MUL VL]\n" - "fmla z16.s, %[b1].s, %[a0].s[0]\n" - "fmla z9.s , %[b0].s, %[a0].s[1]\n" - "st1w z8.s, %[ptrue], [%[c_ptr]]\n" - "fmla z17.s, %[b1].s, %[a0].s[1]\n" - "st1w z16.s, %[ptrue], [%[c_ptr], #1, MUL VL]\n" - "fmla z24.s, %[b2].s, %[a0].s[0]\n" - "incb %[b_ptr], all, mul #3\n" - "add %[a_ptr], %[a_ptr], #32\n" - "st1w z24.s, %[ptrue], [%[c_ptr], #2, MUL VL]\n" - "fmla z25.s, %[b2].s, %[a0].s[1]\n" - "st1w z9.s, %[ptrue], [%[c_ptr], #3, MUL VL]\n" - - "fmla z10.s, %[b0].s, %[a0].s[2]\n" - "st1w z17.s, %[ptrue], [%[c_ptr], #4, MUL VL]\n" - "fmla z18.s, %[b1].s, %[a0].s[2]\n" - "st1w z25.s, %[ptrue], [%[c_ptr], #5, MUL VL]\n" - "fmla z26.s, %[b2].s, %[a0].s[2]\n" - "st1w z10.s, %[ptrue], [%[c_ptr], #6, MUL VL]\n" - - "fmla z11.s, %[b0].s, %[a0].s[3]\n" - "st1w z18.s, %[ptrue], [%[c_ptr], #7, MUL VL]\n" - "incb %[c_ptr], all, mul #12\n" - "fmla z19.s, %[b1].s, %[a0].s[3]\n" - "st1w z26.s, %[ptrue], [%[c_ptr], #-4, MUL VL]\n" - "fmla z27.s, %[b2].s, %[a0].s[3]\n" - "st1w z11.s, %[ptrue], [%[c_ptr], #-3, MUL VL]\n" - - "fmla z12.s, %[b0].s, %[a1].s[0]\n" - "st1w z19.s, %[ptrue], [%[c_ptr], #-2, MUL VL]\n" - "fmla z20.s, %[b1].s, %[a1].s[0]\n" - "st1w z27.s, %[ptrue], [%[c_ptr], #-1, MUL VL]\n" - "fmla z28.s, %[b2].s, %[a1].s[0]\n" - "st1w z12.s, %[ptrue], [%[c_ptr]]\n" - - "fmla z13.s, %[b0].s, %[a1].s[1]\n" - "st1w z20.s, %[ptrue], [%[c_ptr], #1, MUL VL]\n" - "fmla z21.s, %[b1].s, %[a1].s[1]\n" - "st1w z28.s, %[ptrue], [%[c_ptr], #2, MUL VL]\n" - "fmla z29.s, %[b2].s, %[a1].s[1]\n" - "st1w z13.s, %[ptrue], [%[c_ptr], #3, MUL VL]\n" - - "fmla z14.s, %[b0].s, %[a1].s[2]\n" - "st1w z21.s, %[ptrue], [%[c_ptr], #4, MUL VL]\n" - "fmla z22.s, %[b1].s, %[a1].s[2]\n" - "st1w z29.s, %[ptrue], [%[c_ptr], #5, MUL VL]\n" - "fmla z30.s, %[b2].s, %[a1].s[2]\n" - "st1w z14.s, %[ptrue], [%[c_ptr], #6, MUL VL]\n" - - "fmla z15.s, %[b0].s, %[a1].s[3]\n" - "st1w z22.s, %[ptrue], [%[c_ptr], #7, MUL VL]\n" - "incb %[c_ptr], all, mul #12\n" - "fmla z23.s, %[b1].s, %[a1].s[3]\n" - "st1w z30.s, %[ptrue], [%[c_ptr], #-4, MUL VL]\n" - "fmla z31.s, %[b2].s, %[a1].s[3]\n" - "st1w z15.s, %[ptrue], [%[c_ptr], #-3, MUL VL]\n" - - // Common tail - "3:\n" - "st1w z23.s, %[ptrue], [%[c_ptr], #-2, MUL VL]\n" - "st1w z31.s, %[ptrue], [%[c_ptr], #-1, MUL VL]\n" - : - [a_ptr] "+r" (a_ptr), [b_ptr] "+r" (b_ptr), [c_ptr] "+r" (c_ptr), - [a0] "+w" (a0), [a1] "+w" (a1), [a0a] "+w" (a0a), [a1a] "+w" (a1a), - [b0] "+w" (b0), [b1] "+w" (b1), [b2] "+w" (b2), [k] "+r" (k) - : [oddk] "r" (oddk), [ptrue] "Upl" (ptrue) - : "x20", "x21", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "z16", "z17", "z18", - "z19", "z20", "z21", "z22", "z23", "z24", "z25", "z26", "z27", "z28", "z29", "z30", "z31", - "cc", "memory" - ); - } - } -} - -} // namespace arm_gemm - -#endif // __ARM_FEATURE_SVE diff --git a/src/core/NEON/kernels/arm_gemm/transforms/list.hpp b/src/core/NEON/kernels/arm_gemm/transforms/list.hpp index 17328a5d6a..fc1f2c24f4 100644 --- a/src/core/NEON/kernels/arm_gemm/transforms/list.hpp +++ b/src/core/NEON/kernels/arm_gemm/transforms/list.hpp @@ -25,9 +25,7 @@ #include "a32_transpose_interleave_8way_32bit.hpp" #ifdef __ARM_FEATURE_SVE #include "sve_interleave_8way_32bit.hpp" -#include "sve_interleave_8way_block2_16bit.hpp" #include "sve_interleave_8way_block2_32bit.hpp" -#include "sve_interleave_8way_block4_16bit.hpp" #include "sve_interleave_8way_block4_8bit.hpp" #else #include "a64_interleave_8way_32bit.hpp" diff --git a/src/core/NEON/kernels/arm_gemm/transforms/sve_interleave_8way_block2_16bit.hpp b/src/core/NEON/kernels/arm_gemm/transforms/sve_interleave_8way_block2_16bit.hpp deleted file mode 100644 index 63c21be6bb..0000000000 --- a/src/core/NEON/kernels/arm_gemm/transforms/sve_interleave_8way_block2_16bit.hpp +++ /dev/null @@ -1,632 +0,0 @@ -/* - * Copyright (c) 2018 Arm Limited. - * - * SPDX-License-Identifier: MIT - * - * Permission is hereby granted, free of charge, to any person obtaining a copy - * of this software and associated documentation files (the "Software"), to - * deal in the Software without restriction, including without limitation the - * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or - * sell copies of the Software, and to permit persons to whom the Software is - * furnished to do so, subject to the following conditions: - * - * The above copyright notice and this permission notice shall be included in all - * copies or substantial portions of the Software. - * - * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR - * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, - * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE - * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER - * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, - * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE - * SOFTWARE. - */ -#pragma once - -#ifdef __ARM_FEATURE_SVE - -template<> -template<typename T> -inline void TransformImpl<8, 2, false, 2, 2, false>::Transform(T *out, const T *in, int ldin, int y0, int ymax, int k0, int kmax) -{ - uint16_t *master_outptr = reinterpret_cast<uint16_t *>(out); - const uint16_t *inptr = reinterpret_cast<const uint16_t *>(in); - - for (int y=y0; y<ymax; y+=8) - { - const int height = ymax-y; - const long inwidth = (kmax - k0); - const long outwidth = (inwidth * 8 + 1) / 2; - long inpos = 0; - long outpos = 0; - - uint16_t *outptr = master_outptr; - master_outptr += (outwidth * 2); - - const uint16_t *inptr0 = inptr + y * ldin + k0; - const uint16_t *inptr1 = inptr0 + ldin; - const uint16_t *inptr2 = inptr1 + ldin; - const uint16_t *inptr3 = inptr2 + ldin; - const uint16_t *inptr4 = inptr3 + ldin; - const uint16_t *inptr5 = inptr4 + ldin; - const uint16_t *inptr6 = inptr5 + ldin; - const uint16_t *inptr7 = inptr6 + ldin; - - switch(height) - { - case 1: - __asm __volatile( - "1:\n" - "whilelt p0.h, %[inpos], %[inwidth]\n" - "b.none 2f\n" - "mov z4.h, #0\n" - "ld1h z0.h, p0/z, [%[inptr0]]\n" - "zip1 z8.s, z0.s, z4.s\n" - "inch %[inpos], all, mul #1\n" - "zip2 z9.s, z0.s, z4.s\n" - "addvl %[inptr0], %[inptr0], #1\n" - "zip1 z0.s, z8.s, z4.s\n" - "whilelt p0.s, %[outpos], %[outwidth]\n" - "zip2 z1.s, z8.s, z4.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z2.s, z9.s, z4.s\n" - "whilelt p1.s, %[outpos], %[outwidth]\n" - "zip2 z3.s, z9.s, z4.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z8.s, z0.s, z4.s\n" - "st1w z8.s, p0, [%[outptr]]\n" - "zip2 z9.s, z0.s, z4.s\n" - "st1w z9.s, p1, [%[outptr], #1, MUL VL]\n" - "zip1 z10.s, z1.s, z4.s\n" - "whilelt p2.s, %[outpos], %[outwidth]\n" - "zip2 z11.s, z1.s, z4.s\n" - "st1w z10.s, p2, [%[outptr], #2, MUL VL]\n" - "zip1 z12.s, z2.s, z4.s\n" - "incw %[outpos], all, mul #1\n" - "zip2 z13.s, z2.s, z4.s\n" - "whilelt p3.s, %[outpos], %[outwidth]\n" - "zip1 z14.s, z3.s, z4.s\n" - "st1w z11.s, p3, [%[outptr], #3, MUL VL]\n" - "zip2 z15.s, z3.s, z4.s\n" - "incw %[outpos], all, mul #1\n" - "whilelt p0.s, %[outpos], %[outwidth]\n" - "st1w z12.s, p0, [%[outptr], #4, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p1.s, %[outpos], %[outwidth]\n" - "st1w z13.s, p1, [%[outptr], #5, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p2.s, %[outpos], %[outwidth]\n" - "st1w z14.s, p2, [%[outptr], #6, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p3.s, %[outpos], %[outwidth]\n" - "st1w z15.s, p3, [%[outptr], #7, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "addvl %[outptr], %[outptr], #8\n" - "b 1b\n" - "2:\n" - : [inpos] "+r" (inpos), [outpos] "+r" (outpos), [outptr] "+r" (outptr), [inptr0] "+r" (inptr0) - : [outwidth] "r" (outwidth), [inwidth] "r" (inwidth) - : "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "cc", "memory" - ); - break; - - case 2: - __asm __volatile( - "1:\n" - "whilelt p0.h, %[inpos], %[inwidth]\n" - "b.none 2f\n" - "mov z4.h, #0\n" - "ld1h z0.h, p0/z, [%[inptr0]]\n" - "zip1 z8.s, z0.s, z4.s\n" - "ld1h z1.h, p0/z, [%[inptr1]]\n" - "zip2 z9.s, z0.s, z4.s\n" - "inch %[inpos], all, mul #1\n" - "zip1 z10.s, z1.s, z4.s\n" - "addvl %[inptr0], %[inptr0], #1\n" - "zip2 z11.s, z1.s, z4.s\n" - "addvl %[inptr1], %[inptr1], #1\n" - "zip1 z0.s, z8.s, z4.s\n" - "whilelt p0.s, %[outpos], %[outwidth]\n" - "zip2 z1.s, z8.s, z4.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z2.s, z9.s, z4.s\n" - "whilelt p1.s, %[outpos], %[outwidth]\n" - "zip2 z3.s, z9.s, z4.s\n" - "incw %[outpos], all, mul #1\n" - "mov z14.h, #0\n" - "whilelt p2.s, %[outpos], %[outwidth]\n" - "zip1 z4.s, z10.s, z14.s\n" - "incw %[outpos], all, mul #1\n" - "zip2 z5.s, z10.s, z14.s\n" - "whilelt p3.s, %[outpos], %[outwidth]\n" - "zip1 z6.s, z11.s, z14.s\n" - "incw %[outpos], all, mul #1\n" - "zip2 z7.s, z11.s, z14.s\n" - "zip1 z8.s, z0.s, z4.s\n" - "st1w z8.s, p0, [%[outptr]]\n" - "zip2 z9.s, z0.s, z4.s\n" - "st1w z9.s, p1, [%[outptr], #1, MUL VL]\n" - "zip1 z10.s, z1.s, z5.s\n" - "st1w z10.s, p2, [%[outptr], #2, MUL VL]\n" - "zip2 z11.s, z1.s, z5.s\n" - "st1w z11.s, p3, [%[outptr], #3, MUL VL]\n" - "zip1 z12.s, z2.s, z6.s\n" - "whilelt p0.s, %[outpos], %[outwidth]\n" - "zip2 z13.s, z2.s, z6.s\n" - "st1w z12.s, p0, [%[outptr], #4, MUL VL]\n" - "zip1 z14.s, z3.s, z7.s\n" - "incw %[outpos], all, mul #1\n" - "zip2 z15.s, z3.s, z7.s\n" - "whilelt p1.s, %[outpos], %[outwidth]\n" - "st1w z13.s, p1, [%[outptr], #5, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p2.s, %[outpos], %[outwidth]\n" - "st1w z14.s, p2, [%[outptr], #6, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p3.s, %[outpos], %[outwidth]\n" - "st1w z15.s, p3, [%[outptr], #7, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "addvl %[outptr], %[outptr], #8\n" - "b 1b\n" - "2:\n" - : [inpos] "+r" (inpos), [outpos] "+r" (outpos), [outptr] "+r" (outptr), [inptr0] "+r" (inptr0), [inptr1] "+r" (inptr1) - : [outwidth] "r" (outwidth), [inwidth] "r" (inwidth) - : "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "cc", "memory" - ); - break; - - case 3: - __asm __volatile( - "1:\n" - "whilelt p0.h, %[inpos], %[inwidth]\n" - "b.none 2f\n" - "mov z4.h, #0\n" - "ld1h z0.h, p0/z, [%[inptr0]]\n" - "zip1 z8.s, z0.s, z4.s\n" - "ld1h z1.h, p0/z, [%[inptr1]]\n" - "zip2 z9.s, z0.s, z4.s\n" - "ld1h z2.h, p0/z, [%[inptr2]]\n" - "zip1 z10.s, z1.s, z4.s\n" - "inch %[inpos], all, mul #1\n" - "zip2 z11.s, z1.s, z4.s\n" - "addvl %[inptr0], %[inptr0], #1\n" - "zip1 z12.s, z2.s, z4.s\n" - "addvl %[inptr1], %[inptr1], #1\n" - "zip2 z13.s, z2.s, z4.s\n" - "addvl %[inptr2], %[inptr2], #1\n" - "zip1 z0.s, z8.s, z12.s\n" - "whilelt p0.s, %[outpos], %[outwidth]\n" - "zip2 z1.s, z8.s, z12.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z2.s, z9.s, z13.s\n" - "whilelt p1.s, %[outpos], %[outwidth]\n" - "zip2 z3.s, z9.s, z13.s\n" - "incw %[outpos], all, mul #1\n" - "mov z14.h, #0\n" - "whilelt p2.s, %[outpos], %[outwidth]\n" - "zip1 z4.s, z10.s, z14.s\n" - "incw %[outpos], all, mul #1\n" - "zip2 z5.s, z10.s, z14.s\n" - "whilelt p3.s, %[outpos], %[outwidth]\n" - "zip1 z6.s, z11.s, z14.s\n" - "incw %[outpos], all, mul #1\n" - "zip2 z7.s, z11.s, z14.s\n" - "zip1 z8.s, z0.s, z4.s\n" - "st1w z8.s, p0, [%[outptr]]\n" - "zip2 z9.s, z0.s, z4.s\n" - "st1w z9.s, p1, [%[outptr], #1, MUL VL]\n" - "zip1 z10.s, z1.s, z5.s\n" - "st1w z10.s, p2, [%[outptr], #2, MUL VL]\n" - "zip2 z11.s, z1.s, z5.s\n" - "st1w z11.s, p3, [%[outptr], #3, MUL VL]\n" - "zip1 z12.s, z2.s, z6.s\n" - "whilelt p0.s, %[outpos], %[outwidth]\n" - "zip2 z13.s, z2.s, z6.s\n" - "st1w z12.s, p0, [%[outptr], #4, MUL VL]\n" - "zip1 z14.s, z3.s, z7.s\n" - "incw %[outpos], all, mul #1\n" - "zip2 z15.s, z3.s, z7.s\n" - "whilelt p1.s, %[outpos], %[outwidth]\n" - "st1w z13.s, p1, [%[outptr], #5, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p2.s, %[outpos], %[outwidth]\n" - "st1w z14.s, p2, [%[outptr], #6, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p3.s, %[outpos], %[outwidth]\n" - "st1w z15.s, p3, [%[outptr], #7, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "addvl %[outptr], %[outptr], #8\n" - "b 1b\n" - "2:\n" - : [inpos] "+r" (inpos), [outpos] "+r" (outpos), [outptr] "+r" (outptr), [inptr0] "+r" (inptr0), [inptr1] "+r" (inptr1), [inptr2] "+r" (inptr2) - : [outwidth] "r" (outwidth), [inwidth] "r" (inwidth) - : "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "cc", "memory" - ); - break; - - case 4: - __asm __volatile( - "1:\n" - "whilelt p0.h, %[inpos], %[inwidth]\n" - "b.none 2f\n" - "mov z4.h, #0\n" - "ld1h z0.h, p0/z, [%[inptr0]]\n" - "zip1 z8.s, z0.s, z4.s\n" - "ld1h z1.h, p0/z, [%[inptr1]]\n" - "zip2 z9.s, z0.s, z4.s\n" - "ld1h z2.h, p0/z, [%[inptr2]]\n" - "zip1 z10.s, z1.s, z4.s\n" - "ld1h z3.h, p0/z, [%[inptr3]]\n" - "zip2 z11.s, z1.s, z4.s\n" - "inch %[inpos], all, mul #1\n" - "zip1 z12.s, z2.s, z4.s\n" - "addvl %[inptr0], %[inptr0], #1\n" - "zip2 z13.s, z2.s, z4.s\n" - "addvl %[inptr1], %[inptr1], #1\n" - "zip1 z14.s, z3.s, z4.s\n" - "addvl %[inptr2], %[inptr2], #1\n" - "zip2 z15.s, z3.s, z4.s\n" - "addvl %[inptr3], %[inptr3], #1\n" - "zip1 z0.s, z8.s, z12.s\n" - "whilelt p0.s, %[outpos], %[outwidth]\n" - "zip2 z1.s, z8.s, z12.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z2.s, z9.s, z13.s\n" - "whilelt p1.s, %[outpos], %[outwidth]\n" - "zip2 z3.s, z9.s, z13.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z4.s, z10.s, z14.s\n" - "whilelt p2.s, %[outpos], %[outwidth]\n" - "zip2 z5.s, z10.s, z14.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z6.s, z11.s, z15.s\n" - "whilelt p3.s, %[outpos], %[outwidth]\n" - "zip2 z7.s, z11.s, z15.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z8.s, z0.s, z4.s\n" - "st1w z8.s, p0, [%[outptr]]\n" - "zip2 z9.s, z0.s, z4.s\n" - "st1w z9.s, p1, [%[outptr], #1, MUL VL]\n" - "zip1 z10.s, z1.s, z5.s\n" - "st1w z10.s, p2, [%[outptr], #2, MUL VL]\n" - "zip2 z11.s, z1.s, z5.s\n" - "st1w z11.s, p3, [%[outptr], #3, MUL VL]\n" - "zip1 z12.s, z2.s, z6.s\n" - "whilelt p0.s, %[outpos], %[outwidth]\n" - "zip2 z13.s, z2.s, z6.s\n" - "st1w z12.s, p0, [%[outptr], #4, MUL VL]\n" - "zip1 z14.s, z3.s, z7.s\n" - "incw %[outpos], all, mul #1\n" - "zip2 z15.s, z3.s, z7.s\n" - "whilelt p1.s, %[outpos], %[outwidth]\n" - "st1w z13.s, p1, [%[outptr], #5, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p2.s, %[outpos], %[outwidth]\n" - "st1w z14.s, p2, [%[outptr], #6, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p3.s, %[outpos], %[outwidth]\n" - "st1w z15.s, p3, [%[outptr], #7, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "addvl %[outptr], %[outptr], #8\n" - "b 1b\n" - "2:\n" - : [inpos] "+r" (inpos), [outpos] "+r" (outpos), [outptr] "+r" (outptr), [inptr0] "+r" (inptr0), [inptr1] "+r" (inptr1), [inptr2] "+r" (inptr2), [inptr3] "+r" (inptr3) - : [outwidth] "r" (outwidth), [inwidth] "r" (inwidth) - : "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "cc", "memory" - ); - break; - - case 5: - __asm __volatile( - "1:\n" - "whilelt p0.h, %[inpos], %[inwidth]\n" - "b.none 2f\n" - "mov z5.h, #0\n" - "ld1h z0.h, p0/z, [%[inptr0]]\n" - "ld1h z1.h, p0/z, [%[inptr1]]\n" - "inch %[inpos], all, mul #1\n" - "zip1 z10.s, z1.s, z5.s\n" - "ld1h z2.h, p0/z, [%[inptr2]]\n" - "zip2 z11.s, z1.s, z5.s\n" - "ld1h z3.h, p0/z, [%[inptr3]]\n" - "zip1 z12.s, z2.s, z5.s\n" - "ld1h z4.h, p0/z, [%[inptr4]]\n" - "zip1 z8.s, z0.s, z4.s\n" - "addvl %[inptr0], %[inptr0], #1\n" - "zip2 z9.s, z0.s, z4.s\n" - "addvl %[inptr1], %[inptr1], #1\n" - "zip2 z13.s, z2.s, z5.s\n" - "addvl %[inptr2], %[inptr2], #1\n" - "zip1 z14.s, z3.s, z5.s\n" - "addvl %[inptr3], %[inptr3], #1\n" - "zip2 z15.s, z3.s, z5.s\n" - "addvl %[inptr4], %[inptr4], #1\n" - "zip1 z0.s, z8.s, z12.s\n" - "whilelt p0.s, %[outpos], %[outwidth]\n" - "zip2 z1.s, z8.s, z12.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z2.s, z9.s, z13.s\n" - "whilelt p1.s, %[outpos], %[outwidth]\n" - "zip2 z3.s, z9.s, z13.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z4.s, z10.s, z14.s\n" - "whilelt p2.s, %[outpos], %[outwidth]\n" - "zip2 z5.s, z10.s, z14.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z6.s, z11.s, z15.s\n" - "whilelt p3.s, %[outpos], %[outwidth]\n" - "zip2 z7.s, z11.s, z15.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z8.s, z0.s, z4.s\n" - "st1w z8.s, p0, [%[outptr]]\n" - "zip2 z9.s, z0.s, z4.s\n" - "st1w z9.s, p1, [%[outptr], #1, MUL VL]\n" - "zip1 z10.s, z1.s, z5.s\n" - "st1w z10.s, p2, [%[outptr], #2, MUL VL]\n" - "zip2 z11.s, z1.s, z5.s\n" - "st1w z11.s, p3, [%[outptr], #3, MUL VL]\n" - "zip1 z12.s, z2.s, z6.s\n" - "whilelt p0.s, %[outpos], %[outwidth]\n" - "zip2 z13.s, z2.s, z6.s\n" - "st1w z12.s, p0, [%[outptr], #4, MUL VL]\n" - "zip1 z14.s, z3.s, z7.s\n" - "incw %[outpos], all, mul #1\n" - "zip2 z15.s, z3.s, z7.s\n" - "whilelt p1.s, %[outpos], %[outwidth]\n" - "st1w z13.s, p1, [%[outptr], #5, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p2.s, %[outpos], %[outwidth]\n" - "st1w z14.s, p2, [%[outptr], #6, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p3.s, %[outpos], %[outwidth]\n" - "st1w z15.s, p3, [%[outptr], #7, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "addvl %[outptr], %[outptr], #8\n" - "b 1b\n" - "2:\n" - : [inpos] "+r" (inpos), [outpos] "+r" (outpos), [outptr] "+r" (outptr), [inptr0] "+r" (inptr0), [inptr1] "+r" (inptr1), [inptr2] "+r" (inptr2), [inptr3] "+r" (inptr3), [inptr4] "+r" (inptr4) - : [outwidth] "r" (outwidth), [inwidth] "r" (inwidth) - : "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "cc", "memory" - ); - break; - - case 6: - __asm __volatile( - "1:\n" - "whilelt p0.h, %[inpos], %[inwidth]\n" - "b.none 2f\n" - "mov z6.h, #0\n" - "ld1h z0.h, p0/z, [%[inptr0]]\n" - "ld1h z1.h, p0/z, [%[inptr1]]\n" - "inch %[inpos], all, mul #1\n" - "ld1h z2.h, p0/z, [%[inptr2]]\n" - "addvl %[inptr0], %[inptr0], #1\n" - "zip1 z12.s, z2.s, z6.s\n" - "ld1h z3.h, p0/z, [%[inptr3]]\n" - "zip2 z13.s, z2.s, z6.s\n" - "ld1h z4.h, p0/z, [%[inptr4]]\n" - "zip1 z8.s, z0.s, z4.s\n" - "ld1h z5.h, p0/z, [%[inptr5]]\n" - "zip2 z9.s, z0.s, z4.s\n" - "addvl %[inptr1], %[inptr1], #1\n" - "zip1 z10.s, z1.s, z5.s\n" - "addvl %[inptr2], %[inptr2], #1\n" - "zip2 z11.s, z1.s, z5.s\n" - "addvl %[inptr3], %[inptr3], #1\n" - "zip1 z14.s, z3.s, z6.s\n" - "addvl %[inptr4], %[inptr4], #1\n" - "zip2 z15.s, z3.s, z6.s\n" - "addvl %[inptr5], %[inptr5], #1\n" - "zip1 z0.s, z8.s, z12.s\n" - "whilelt p0.s, %[outpos], %[outwidth]\n" - "zip2 z1.s, z8.s, z12.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z2.s, z9.s, z13.s\n" - "whilelt p1.s, %[outpos], %[outwidth]\n" - "zip2 z3.s, z9.s, z13.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z4.s, z10.s, z14.s\n" - "whilelt p2.s, %[outpos], %[outwidth]\n" - "zip2 z5.s, z10.s, z14.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z6.s, z11.s, z15.s\n" - "whilelt p3.s, %[outpos], %[outwidth]\n" - "zip2 z7.s, z11.s, z15.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z8.s, z0.s, z4.s\n" - "st1w z8.s, p0, [%[outptr]]\n" - "zip2 z9.s, z0.s, z4.s\n" - "st1w z9.s, p1, [%[outptr], #1, MUL VL]\n" - "zip1 z10.s, z1.s, z5.s\n" - "st1w z10.s, p2, [%[outptr], #2, MUL VL]\n" - "zip2 z11.s, z1.s, z5.s\n" - "st1w z11.s, p3, [%[outptr], #3, MUL VL]\n" - "zip1 z12.s, z2.s, z6.s\n" - "whilelt p0.s, %[outpos], %[outwidth]\n" - "zip2 z13.s, z2.s, z6.s\n" - "st1w z12.s, p0, [%[outptr], #4, MUL VL]\n" - "zip1 z14.s, z3.s, z7.s\n" - "incw %[outpos], all, mul #1\n" - "zip2 z15.s, z3.s, z7.s\n" - "whilelt p1.s, %[outpos], %[outwidth]\n" - "st1w z13.s, p1, [%[outptr], #5, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p2.s, %[outpos], %[outwidth]\n" - "st1w z14.s, p2, [%[outptr], #6, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p3.s, %[outpos], %[outwidth]\n" - "st1w z15.s, p3, [%[outptr], #7, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "addvl %[outptr], %[outptr], #8\n" - "b 1b\n" - "2:\n" - : [inpos] "+r" (inpos), [outpos] "+r" (outpos), [outptr] "+r" (outptr), [inptr0] "+r" (inptr0), [inptr1] "+r" (inptr1), [inptr2] "+r" (inptr2), [inptr3] "+r" (inptr3), [inptr4] "+r" (inptr4), [inptr5] "+r" (inptr5) - : [outwidth] "r" (outwidth), [inwidth] "r" (inwidth) - : "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "cc", "memory" - ); - break; - - case 7: - __asm __volatile( - "1:\n" - "whilelt p0.h, %[inpos], %[inwidth]\n" - "b.none 2f\n" - "mov z7.h, #0\n" - "ld1h z0.h, p0/z, [%[inptr0]]\n" - "ld1h z1.h, p0/z, [%[inptr1]]\n" - "inch %[inpos], all, mul #1\n" - "ld1h z2.h, p0/z, [%[inptr2]]\n" - "addvl %[inptr0], %[inptr0], #1\n" - "ld1h z3.h, p0/z, [%[inptr3]]\n" - "addvl %[inptr1], %[inptr1], #1\n" - "zip1 z14.s, z3.s, z7.s\n" - "ld1h z4.h, p0/z, [%[inptr4]]\n" - "zip1 z8.s, z0.s, z4.s\n" - "ld1h z5.h, p0/z, [%[inptr5]]\n" - "zip2 z9.s, z0.s, z4.s\n" - "ld1h z6.h, p0/z, [%[inptr6]]\n" - "zip1 z10.s, z1.s, z5.s\n" - "addvl %[inptr2], %[inptr2], #1\n" - "zip2 z11.s, z1.s, z5.s\n" - "addvl %[inptr3], %[inptr3], #1\n" - "zip1 z12.s, z2.s, z6.s\n" - "addvl %[inptr4], %[inptr4], #1\n" - "zip2 z13.s, z2.s, z6.s\n" - "addvl %[inptr5], %[inptr5], #1\n" - "zip2 z15.s, z3.s, z7.s\n" - "addvl %[inptr6], %[inptr6], #1\n" - "zip1 z0.s, z8.s, z12.s\n" - "whilelt p0.s, %[outpos], %[outwidth]\n" - "zip2 z1.s, z8.s, z12.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z2.s, z9.s, z13.s\n" - "whilelt p1.s, %[outpos], %[outwidth]\n" - "zip2 z3.s, z9.s, z13.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z4.s, z10.s, z14.s\n" - "whilelt p2.s, %[outpos], %[outwidth]\n" - "zip2 z5.s, z10.s, z14.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z6.s, z11.s, z15.s\n" - "whilelt p3.s, %[outpos], %[outwidth]\n" - "zip2 z7.s, z11.s, z15.s\n" - "incw %[outpos], all, mul #1\n" - "zip1 z8.s, z0.s, z4.s\n" - "st1w z8.s, p0, [%[outptr]]\n" - "zip2 z9.s, z0.s, z4.s\n" - "st1w z9.s, p1, [%[outptr], #1, MUL VL]\n" - "zip1 z10.s, z1.s, z5.s\n" - "st1w z10.s, p2, [%[outptr], #2, MUL VL]\n" - "zip2 z11.s, z1.s, z5.s\n" - "st1w z11.s, p3, [%[outptr], #3, MUL VL]\n" - "zip1 z12.s, z2.s, z6.s\n" - "whilelt p0.s, %[outpos], %[outwidth]\n" - "zip2 z13.s, z2.s, z6.s\n" - "st1w z12.s, p0, [%[outptr], #4, MUL VL]\n" - "zip1 z14.s, z3.s, z7.s\n" - "incw %[outpos], all, mul #1\n" - "zip2 z15.s, z3.s, z7.s\n" - "whilelt p1.s, %[outpos], %[outwidth]\n" - "st1w z13.s, p1, [%[outptr], #5, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p2.s, %[outpos], %[outwidth]\n" - "st1w z14.s, p2, [%[outptr], #6, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p3.s, %[outpos], %[outwidth]\n" - "st1w z15.s, p3, [%[outptr], #7, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "addvl %[outptr], %[outptr], #8\n" - "b 1b\n" - "2:\n" - : [inpos] "+r" (inpos), [outpos] "+r" (outpos), [outptr] "+r" (outptr), [inptr0] "+r" (inptr0), [inptr1] "+r" (inptr1), [inptr2] "+r" (inptr2), [inptr3] "+r" (inptr3), [inptr4] "+r" (inptr4), [inptr5] "+r" (inptr5), [inptr6] "+r" (inptr6) - : [outwidth] "r" (outwidth), [inwidth] "r" (inwidth) - : "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "cc", "memory" - ); - break; - - default: - case 8: - __asm __volatile( - "1:\n" - "whilelt p0.h, %[inpos], %[inwidth]\n" - "b.none 2f\n" - "ld1h z0.h, p0/z, [%[inptr0]]\n" - "inch %[inpos], all, mul #1\n" - "ld1h z1.h, p0/z, [%[inptr1]]\n" - "addvl %[inptr0], %[inptr0], #1\n" - "ld1h z2.h, p0/z, [%[inptr2]]\n" - "addvl %[inptr1], %[inptr1], #1\n" - "ld1h z3.h, p0/z, [%[inptr3]]\n" - "addvl %[inptr2], %[inptr2], #1\n" - "ld1h z4.h, p0/z, [%[inptr4]]\n" - "addvl %[inptr3], %[inptr3], #1\n" - "zip1 z8.s, z0.s, z4.s\n" - "ld1h z5.h, p0/z, [%[inptr5]]\n" - "zip2 z9.s, z0.s, z4.s\n" - "ld1h z6.h, p0/z, [%[inptr6]]\n" - "zip1 z10.s, z1.s, z5.s\n" - "ld1h z7.h, p0/z, [%[inptr7]]\n" - "zip2 z11.s, z1.s, z5.s\n" - "addvl %[inptr4], %[inptr4], #1\n" - "zip1 z12.s, z2.s, z6.s\n" - "addvl %[inptr5], %[inptr5], #1\n" - "zip2 z13.s, z2.s, z6.s\n" - "addvl %[inptr6], %[inptr6], #1\n" - "zip1 z14.s, z3.s, z7.s\n" - "addvl %[inptr7], %[inptr7], #1\n" - "zip2 z15.s, z3.s, z7.s\n" - "whilelt p0.s, %[outpos], %[outwidth]\n" - "zip1 z0.s, z8.s, z12.s\n" - "incw %[outpos], all, mul #1\n" - "zip2 z1.s, z8.s, z12.s\n" - "whilelt p1.s, %[outpos], %[outwidth]\n" - "zip1 z2.s, z9.s, z13.s\n" - "incw %[outpos], all, mul #1\n" - "zip2 z3.s, z9.s, z13.s\n" - "whilelt p2.s, %[outpos], %[outwidth]\n" - "zip1 z4.s, z10.s, z14.s\n" - "incw %[outpos], all, mul #1\n" - "zip2 z5.s, z10.s, z14.s\n" - "whilelt p3.s, %[outpos], %[outwidth]\n" - "zip1 z6.s, z11.s, z15.s\n" - "incw %[outpos], all, mul #1\n" - "zip2 z7.s, z11.s, z15.s\n" - "zip1 z8.s, z0.s, z4.s\n" - "st1w z8.s, p0, [%[outptr]]\n" - "zip2 z9.s, z0.s, z4.s\n" - "st1w z9.s, p1, [%[outptr], #1, MUL VL]\n" - "zip1 z10.s, z1.s, z5.s\n" - "st1w z10.s, p2, [%[outptr], #2, MUL VL]\n" - "zip2 z11.s, z1.s, z5.s\n" - "st1w z11.s, p3, [%[outptr], #3, MUL VL]\n" - "zip1 z12.s, z2.s, z6.s\n" - "whilelt p0.s, %[outpos], %[outwidth]\n" - "zip2 z13.s, z2.s, z6.s\n" - "st1w z12.s, p0, [%[outptr], #4, MUL VL]\n" - "zip1 z14.s, z3.s, z7.s\n" - "incw %[outpos], all, mul #1\n" - "zip2 z15.s, z3.s, z7.s\n" - "whilelt p1.s, %[outpos], %[outwidth]\n" - "st1w z13.s, p1, [%[outptr], #5, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p2.s, %[outpos], %[outwidth]\n" - "st1w z14.s, p2, [%[outptr], #6, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "whilelt p3.s, %[outpos], %[outwidth]\n" - "st1w z15.s, p3, [%[outptr], #7, MUL VL]\n" - "incw %[outpos], all, mul #1\n" - "addvl %[outptr], %[outptr], #8\n" - "b 1b\n" - "2:\n" - : [inpos] "+r" (inpos), [outpos] "+r" (outpos), [outptr] "+r" (outptr), [inptr0] "+r" (inptr0), [inptr1] "+r" (inptr1), [inptr2] "+r" (inptr2), [inptr3] "+r" (inptr3), [inptr4] "+r" (inptr4), [inptr5] "+r" (inptr5), [inptr6] "+r" (inptr6), [inptr7] "+r" (inptr7) - : [outwidth] "r" (outwidth), [inwidth] "r" (inwidth) - : "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "cc", "memory" - ); - break; - - - } - } -} - -#endif // __ARM_FEATURE_SVE diff --git a/src/core/NEON/kernels/arm_gemm/transforms/sve_interleave_8way_block4_16bit.hpp b/src/core/NEON/kernels/arm_gemm/transforms/sve_interleave_8way_block4_16bit.hpp deleted file mode 100644 index f493786320..0000000000 --- a/src/core/NEON/kernels/arm_gemm/transforms/sve_interleave_8way_block4_16bit.hpp +++ /dev/null @@ -1,632 +0,0 @@ -/* - * Copyright (c) 2018 Arm Limited. - * - * SPDX-License-Identifier: MIT - * - * Permission is hereby granted, free of charge, to any person obtaining a copy - * of this software and associated documentation files (the "Software"), to - * deal in the Software without restriction, including without limitation the - * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or - * sell copies of the Software, and to permit persons to whom the Software is - * furnished to do so, subject to the following conditions: - * - * The above copyright notice and this permission notice shall be included in all - * copies or substantial portions of the Software. - * - * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR - * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, - * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE - * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER - * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, - * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE - * SOFTWARE. - */ -#pragma once - -#ifdef __ARM_FEATURE_SVE - -template<> -template<typename T> -inline void TransformImpl<8, 4, false, 2, 2, false>::Transform(T *out, const T *in, int ldin, int y0, int ymax, int k0, int kmax) -{ - uint16_t *master_outptr = reinterpret_cast<uint16_t *>(out); - const uint16_t *inptr = reinterpret_cast<const uint16_t *>(in); - - for (int y=y0; y<ymax; y+=8) - { - const int height = ymax-y; - const long inwidth = (kmax - k0); - const long outwidth = (inwidth * 8 + 3) / 4; - long inpos = 0; - long outpos = 0; - - uint16_t *outptr = master_outptr; - master_outptr += (outwidth * 4); - - const uint16_t *inptr0 = inptr + y * ldin + k0; - const uint16_t *inptr1 = inptr0 + ldin; - const uint16_t *inptr2 = inptr1 + ldin; - const uint16_t *inptr3 = inptr2 + ldin; - const uint16_t *inptr4 = inptr3 + ldin; - const uint16_t *inptr5 = inptr4 + ldin; - const uint16_t *inptr6 = inptr5 + ldin; - const uint16_t *inptr7 = inptr6 + ldin; - - switch(height) - { - case 1: - __asm __volatile( - "1:\n" - "whilelt p0.h, %[inpos], %[inwidth]\n" - "b.none 2f\n" - "mov z4.h, #0\n" - "ld1h z0.h, p0/z, [%[inptr0]]\n" - "zip1 z8.d, z0.d, z4.d\n" - "inch %[inpos], all, mul #1\n" - "zip2 z9.d, z0.d, z4.d\n" - "addvl %[inptr0], %[inptr0], #1\n" - "zip1 z0.d, z8.d, z4.d\n" - "whilelt p0.d, %[outpos], %[outwidth]\n" - "zip2 z1.d, z8.d, z4.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z2.d, z9.d, z4.d\n" - "whilelt p1.d, %[outpos], %[outwidth]\n" - "zip2 z3.d, z9.d, z4.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z8.d, z0.d, z4.d\n" - "st1d z8.d, p0, [%[outptr]]\n" - "zip2 z9.d, z0.d, z4.d\n" - "st1d z9.d, p1, [%[outptr], #1, MUL VL]\n" - "zip1 z10.d, z1.d, z4.d\n" - "whilelt p2.d, %[outpos], %[outwidth]\n" - "zip2 z11.d, z1.d, z4.d\n" - "st1d z10.d, p2, [%[outptr], #2, MUL VL]\n" - "zip1 z12.d, z2.d, z4.d\n" - "incd %[outpos], all, mul #1\n" - "zip2 z13.d, z2.d, z4.d\n" - "whilelt p3.d, %[outpos], %[outwidth]\n" - "zip1 z14.d, z3.d, z4.d\n" - "st1d z11.d, p3, [%[outptr], #3, MUL VL]\n" - "zip2 z15.d, z3.d, z4.d\n" - "incd %[outpos], all, mul #1\n" - "whilelt p0.d, %[outpos], %[outwidth]\n" - "st1d z12.d, p0, [%[outptr], #4, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p1.d, %[outpos], %[outwidth]\n" - "st1d z13.d, p1, [%[outptr], #5, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p2.d, %[outpos], %[outwidth]\n" - "st1d z14.d, p2, [%[outptr], #6, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p3.d, %[outpos], %[outwidth]\n" - "st1d z15.d, p3, [%[outptr], #7, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "addvl %[outptr], %[outptr], #8\n" - "b 1b\n" - "2:\n" - : [inpos] "+r" (inpos), [outpos] "+r" (outpos), [outptr] "+r" (outptr), [inptr0] "+r" (inptr0) - : [outwidth] "r" (outwidth), [inwidth] "r" (inwidth) - : "p0", "p1", "p2", "p3", "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "cc", "memory" - ); - break; - - case 2: - __asm __volatile( - "1:\n" - "whilelt p0.h, %[inpos], %[inwidth]\n" - "b.none 2f\n" - "mov z4.h, #0\n" - "ld1h z0.h, p0/z, [%[inptr0]]\n" - "zip1 z8.d, z0.d, z4.d\n" - "ld1h z1.h, p0/z, [%[inptr1]]\n" - "zip2 z9.d, z0.d, z4.d\n" - "inch %[inpos], all, mul #1\n" - "zip1 z10.d, z1.d, z4.d\n" - "addvl %[inptr0], %[inptr0], #1\n" - "zip2 z11.d, z1.d, z4.d\n" - "addvl %[inptr1], %[inptr1], #1\n" - "zip1 z0.d, z8.d, z4.d\n" - "whilelt p0.d, %[outpos], %[outwidth]\n" - "zip2 z1.d, z8.d, z4.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z2.d, z9.d, z4.d\n" - "whilelt p1.d, %[outpos], %[outwidth]\n" - "zip2 z3.d, z9.d, z4.d\n" - "incd %[outpos], all, mul #1\n" - "mov z14.h, #0\n" - "whilelt p2.d, %[outpos], %[outwidth]\n" - "zip1 z4.d, z10.d, z14.d\n" - "incd %[outpos], all, mul #1\n" - "zip2 z5.d, z10.d, z14.d\n" - "whilelt p3.d, %[outpos], %[outwidth]\n" - "zip1 z6.d, z11.d, z14.d\n" - "incd %[outpos], all, mul #1\n" - "zip2 z7.d, z11.d, z14.d\n" - "zip1 z8.d, z0.d, z4.d\n" - "st1d z8.d, p0, [%[outptr]]\n" - "zip2 z9.d, z0.d, z4.d\n" - "st1d z9.d, p1, [%[outptr], #1, MUL VL]\n" - "zip1 z10.d, z1.d, z5.d\n" - "st1d z10.d, p2, [%[outptr], #2, MUL VL]\n" - "zip2 z11.d, z1.d, z5.d\n" - "st1d z11.d, p3, [%[outptr], #3, MUL VL]\n" - "zip1 z12.d, z2.d, z6.d\n" - "whilelt p0.d, %[outpos], %[outwidth]\n" - "zip2 z13.d, z2.d, z6.d\n" - "st1d z12.d, p0, [%[outptr], #4, MUL VL]\n" - "zip1 z14.d, z3.d, z7.d\n" - "incd %[outpos], all, mul #1\n" - "zip2 z15.d, z3.d, z7.d\n" - "whilelt p1.d, %[outpos], %[outwidth]\n" - "st1d z13.d, p1, [%[outptr], #5, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p2.d, %[outpos], %[outwidth]\n" - "st1d z14.d, p2, [%[outptr], #6, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p3.d, %[outpos], %[outwidth]\n" - "st1d z15.d, p3, [%[outptr], #7, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "addvl %[outptr], %[outptr], #8\n" - "b 1b\n" - "2:\n" - : [inpos] "+r" (inpos), [outpos] "+r" (outpos), [outptr] "+r" (outptr), [inptr0] "+r" (inptr0), [inptr1] "+r" (inptr1) - : [outwidth] "r" (outwidth), [inwidth] "r" (inwidth) - : "p0", "p1", "p2", "p3", "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "cc", "memory" - ); - break; - - case 3: - __asm __volatile( - "1:\n" - "whilelt p0.h, %[inpos], %[inwidth]\n" - "b.none 2f\n" - "mov z4.h, #0\n" - "ld1h z0.h, p0/z, [%[inptr0]]\n" - "zip1 z8.d, z0.d, z4.d\n" - "ld1h z1.h, p0/z, [%[inptr1]]\n" - "zip2 z9.d, z0.d, z4.d\n" - "ld1h z2.h, p0/z, [%[inptr2]]\n" - "zip1 z10.d, z1.d, z4.d\n" - "inch %[inpos], all, mul #1\n" - "zip2 z11.d, z1.d, z4.d\n" - "addvl %[inptr0], %[inptr0], #1\n" - "zip1 z12.d, z2.d, z4.d\n" - "addvl %[inptr1], %[inptr1], #1\n" - "zip2 z13.d, z2.d, z4.d\n" - "addvl %[inptr2], %[inptr2], #1\n" - "zip1 z0.d, z8.d, z12.d\n" - "whilelt p0.d, %[outpos], %[outwidth]\n" - "zip2 z1.d, z8.d, z12.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z2.d, z9.d, z13.d\n" - "whilelt p1.d, %[outpos], %[outwidth]\n" - "zip2 z3.d, z9.d, z13.d\n" - "incd %[outpos], all, mul #1\n" - "mov z14.h, #0\n" - "whilelt p2.d, %[outpos], %[outwidth]\n" - "zip1 z4.d, z10.d, z14.d\n" - "incd %[outpos], all, mul #1\n" - "zip2 z5.d, z10.d, z14.d\n" - "whilelt p3.d, %[outpos], %[outwidth]\n" - "zip1 z6.d, z11.d, z14.d\n" - "incd %[outpos], all, mul #1\n" - "zip2 z7.d, z11.d, z14.d\n" - "zip1 z8.d, z0.d, z4.d\n" - "st1d z8.d, p0, [%[outptr]]\n" - "zip2 z9.d, z0.d, z4.d\n" - "st1d z9.d, p1, [%[outptr], #1, MUL VL]\n" - "zip1 z10.d, z1.d, z5.d\n" - "st1d z10.d, p2, [%[outptr], #2, MUL VL]\n" - "zip2 z11.d, z1.d, z5.d\n" - "st1d z11.d, p3, [%[outptr], #3, MUL VL]\n" - "zip1 z12.d, z2.d, z6.d\n" - "whilelt p0.d, %[outpos], %[outwidth]\n" - "zip2 z13.d, z2.d, z6.d\n" - "st1d z12.d, p0, [%[outptr], #4, MUL VL]\n" - "zip1 z14.d, z3.d, z7.d\n" - "incd %[outpos], all, mul #1\n" - "zip2 z15.d, z3.d, z7.d\n" - "whilelt p1.d, %[outpos], %[outwidth]\n" - "st1d z13.d, p1, [%[outptr], #5, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p2.d, %[outpos], %[outwidth]\n" - "st1d z14.d, p2, [%[outptr], #6, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p3.d, %[outpos], %[outwidth]\n" - "st1d z15.d, p3, [%[outptr], #7, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "addvl %[outptr], %[outptr], #8\n" - "b 1b\n" - "2:\n" - : [inpos] "+r" (inpos), [outpos] "+r" (outpos), [outptr] "+r" (outptr), [inptr0] "+r" (inptr0), [inptr1] "+r" (inptr1), [inptr2] "+r" (inptr2) - : [outwidth] "r" (outwidth), [inwidth] "r" (inwidth) - : "p0", "p1", "p2", "p3", "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "cc", "memory" - ); - break; - - case 4: - __asm __volatile( - "1:\n" - "whilelt p0.h, %[inpos], %[inwidth]\n" - "b.none 2f\n" - "mov z4.h, #0\n" - "ld1h z0.h, p0/z, [%[inptr0]]\n" - "zip1 z8.d, z0.d, z4.d\n" - "ld1h z1.h, p0/z, [%[inptr1]]\n" - "zip2 z9.d, z0.d, z4.d\n" - "ld1h z2.h, p0/z, [%[inptr2]]\n" - "zip1 z10.d, z1.d, z4.d\n" - "ld1h z3.h, p0/z, [%[inptr3]]\n" - "zip2 z11.d, z1.d, z4.d\n" - "inch %[inpos], all, mul #1\n" - "zip1 z12.d, z2.d, z4.d\n" - "addvl %[inptr0], %[inptr0], #1\n" - "zip2 z13.d, z2.d, z4.d\n" - "addvl %[inptr1], %[inptr1], #1\n" - "zip1 z14.d, z3.d, z4.d\n" - "addvl %[inptr2], %[inptr2], #1\n" - "zip2 z15.d, z3.d, z4.d\n" - "addvl %[inptr3], %[inptr3], #1\n" - "zip1 z0.d, z8.d, z12.d\n" - "whilelt p0.d, %[outpos], %[outwidth]\n" - "zip2 z1.d, z8.d, z12.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z2.d, z9.d, z13.d\n" - "whilelt p1.d, %[outpos], %[outwidth]\n" - "zip2 z3.d, z9.d, z13.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z4.d, z10.d, z14.d\n" - "whilelt p2.d, %[outpos], %[outwidth]\n" - "zip2 z5.d, z10.d, z14.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z6.d, z11.d, z15.d\n" - "whilelt p3.d, %[outpos], %[outwidth]\n" - "zip2 z7.d, z11.d, z15.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z8.d, z0.d, z4.d\n" - "st1d z8.d, p0, [%[outptr]]\n" - "zip2 z9.d, z0.d, z4.d\n" - "st1d z9.d, p1, [%[outptr], #1, MUL VL]\n" - "zip1 z10.d, z1.d, z5.d\n" - "st1d z10.d, p2, [%[outptr], #2, MUL VL]\n" - "zip2 z11.d, z1.d, z5.d\n" - "st1d z11.d, p3, [%[outptr], #3, MUL VL]\n" - "zip1 z12.d, z2.d, z6.d\n" - "whilelt p0.d, %[outpos], %[outwidth]\n" - "zip2 z13.d, z2.d, z6.d\n" - "st1d z12.d, p0, [%[outptr], #4, MUL VL]\n" - "zip1 z14.d, z3.d, z7.d\n" - "incd %[outpos], all, mul #1\n" - "zip2 z15.d, z3.d, z7.d\n" - "whilelt p1.d, %[outpos], %[outwidth]\n" - "st1d z13.d, p1, [%[outptr], #5, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p2.d, %[outpos], %[outwidth]\n" - "st1d z14.d, p2, [%[outptr], #6, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p3.d, %[outpos], %[outwidth]\n" - "st1d z15.d, p3, [%[outptr], #7, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "addvl %[outptr], %[outptr], #8\n" - "b 1b\n" - "2:\n" - : [inpos] "+r" (inpos), [outpos] "+r" (outpos), [outptr] "+r" (outptr), [inptr0] "+r" (inptr0), [inptr1] "+r" (inptr1), [inptr2] "+r" (inptr2), [inptr3] "+r" (inptr3) - : [outwidth] "r" (outwidth), [inwidth] "r" (inwidth) - : "p0", "p1", "p2", "p3", "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "cc", "memory" - ); - break; - - case 5: - __asm __volatile( - "1:\n" - "whilelt p0.h, %[inpos], %[inwidth]\n" - "b.none 2f\n" - "mov z5.h, #0\n" - "ld1h z0.h, p0/z, [%[inptr0]]\n" - "ld1h z1.h, p0/z, [%[inptr1]]\n" - "inch %[inpos], all, mul #1\n" - "zip1 z10.d, z1.d, z5.d\n" - "ld1h z2.h, p0/z, [%[inptr2]]\n" - "zip2 z11.d, z1.d, z5.d\n" - "ld1h z3.h, p0/z, [%[inptr3]]\n" - "zip1 z12.d, z2.d, z5.d\n" - "ld1h z4.h, p0/z, [%[inptr4]]\n" - "zip1 z8.d, z0.d, z4.d\n" - "addvl %[inptr0], %[inptr0], #1\n" - "zip2 z9.d, z0.d, z4.d\n" - "addvl %[inptr1], %[inptr1], #1\n" - "zip2 z13.d, z2.d, z5.d\n" - "addvl %[inptr2], %[inptr2], #1\n" - "zip1 z14.d, z3.d, z5.d\n" - "addvl %[inptr3], %[inptr3], #1\n" - "zip2 z15.d, z3.d, z5.d\n" - "addvl %[inptr4], %[inptr4], #1\n" - "zip1 z0.d, z8.d, z12.d\n" - "whilelt p0.d, %[outpos], %[outwidth]\n" - "zip2 z1.d, z8.d, z12.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z2.d, z9.d, z13.d\n" - "whilelt p1.d, %[outpos], %[outwidth]\n" - "zip2 z3.d, z9.d, z13.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z4.d, z10.d, z14.d\n" - "whilelt p2.d, %[outpos], %[outwidth]\n" - "zip2 z5.d, z10.d, z14.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z6.d, z11.d, z15.d\n" - "whilelt p3.d, %[outpos], %[outwidth]\n" - "zip2 z7.d, z11.d, z15.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z8.d, z0.d, z4.d\n" - "st1d z8.d, p0, [%[outptr]]\n" - "zip2 z9.d, z0.d, z4.d\n" - "st1d z9.d, p1, [%[outptr], #1, MUL VL]\n" - "zip1 z10.d, z1.d, z5.d\n" - "st1d z10.d, p2, [%[outptr], #2, MUL VL]\n" - "zip2 z11.d, z1.d, z5.d\n" - "st1d z11.d, p3, [%[outptr], #3, MUL VL]\n" - "zip1 z12.d, z2.d, z6.d\n" - "whilelt p0.d, %[outpos], %[outwidth]\n" - "zip2 z13.d, z2.d, z6.d\n" - "st1d z12.d, p0, [%[outptr], #4, MUL VL]\n" - "zip1 z14.d, z3.d, z7.d\n" - "incd %[outpos], all, mul #1\n" - "zip2 z15.d, z3.d, z7.d\n" - "whilelt p1.d, %[outpos], %[outwidth]\n" - "st1d z13.d, p1, [%[outptr], #5, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p2.d, %[outpos], %[outwidth]\n" - "st1d z14.d, p2, [%[outptr], #6, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p3.d, %[outpos], %[outwidth]\n" - "st1d z15.d, p3, [%[outptr], #7, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "addvl %[outptr], %[outptr], #8\n" - "b 1b\n" - "2:\n" - : [inpos] "+r" (inpos), [outpos] "+r" (outpos), [outptr] "+r" (outptr), [inptr0] "+r" (inptr0), [inptr1] "+r" (inptr1), [inptr2] "+r" (inptr2), [inptr3] "+r" (inptr3), [inptr4] "+r" (inptr4) - : [outwidth] "r" (outwidth), [inwidth] "r" (inwidth) - : "p0", "p1", "p2", "p3", "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "cc", "memory" - ); - break; - - case 6: - __asm __volatile( - "1:\n" - "whilelt p0.h, %[inpos], %[inwidth]\n" - "b.none 2f\n" - "mov z6.h, #0\n" - "ld1h z0.h, p0/z, [%[inptr0]]\n" - "ld1h z1.h, p0/z, [%[inptr1]]\n" - "inch %[inpos], all, mul #1\n" - "ld1h z2.h, p0/z, [%[inptr2]]\n" - "addvl %[inptr0], %[inptr0], #1\n" - "zip1 z12.d, z2.d, z6.d\n" - "ld1h z3.h, p0/z, [%[inptr3]]\n" - "zip2 z13.d, z2.d, z6.d\n" - "ld1h z4.h, p0/z, [%[inptr4]]\n" - "zip1 z8.d, z0.d, z4.d\n" - "ld1h z5.h, p0/z, [%[inptr5]]\n" - "zip2 z9.d, z0.d, z4.d\n" - "addvl %[inptr1], %[inptr1], #1\n" - "zip1 z10.d, z1.d, z5.d\n" - "addvl %[inptr2], %[inptr2], #1\n" - "zip2 z11.d, z1.d, z5.d\n" - "addvl %[inptr3], %[inptr3], #1\n" - "zip1 z14.d, z3.d, z6.d\n" - "addvl %[inptr4], %[inptr4], #1\n" - "zip2 z15.d, z3.d, z6.d\n" - "addvl %[inptr5], %[inptr5], #1\n" - "zip1 z0.d, z8.d, z12.d\n" - "whilelt p0.d, %[outpos], %[outwidth]\n" - "zip2 z1.d, z8.d, z12.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z2.d, z9.d, z13.d\n" - "whilelt p1.d, %[outpos], %[outwidth]\n" - "zip2 z3.d, z9.d, z13.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z4.d, z10.d, z14.d\n" - "whilelt p2.d, %[outpos], %[outwidth]\n" - "zip2 z5.d, z10.d, z14.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z6.d, z11.d, z15.d\n" - "whilelt p3.d, %[outpos], %[outwidth]\n" - "zip2 z7.d, z11.d, z15.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z8.d, z0.d, z4.d\n" - "st1d z8.d, p0, [%[outptr]]\n" - "zip2 z9.d, z0.d, z4.d\n" - "st1d z9.d, p1, [%[outptr], #1, MUL VL]\n" - "zip1 z10.d, z1.d, z5.d\n" - "st1d z10.d, p2, [%[outptr], #2, MUL VL]\n" - "zip2 z11.d, z1.d, z5.d\n" - "st1d z11.d, p3, [%[outptr], #3, MUL VL]\n" - "zip1 z12.d, z2.d, z6.d\n" - "whilelt p0.d, %[outpos], %[outwidth]\n" - "zip2 z13.d, z2.d, z6.d\n" - "st1d z12.d, p0, [%[outptr], #4, MUL VL]\n" - "zip1 z14.d, z3.d, z7.d\n" - "incd %[outpos], all, mul #1\n" - "zip2 z15.d, z3.d, z7.d\n" - "whilelt p1.d, %[outpos], %[outwidth]\n" - "st1d z13.d, p1, [%[outptr], #5, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p2.d, %[outpos], %[outwidth]\n" - "st1d z14.d, p2, [%[outptr], #6, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p3.d, %[outpos], %[outwidth]\n" - "st1d z15.d, p3, [%[outptr], #7, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "addvl %[outptr], %[outptr], #8\n" - "b 1b\n" - "2:\n" - : [inpos] "+r" (inpos), [outpos] "+r" (outpos), [outptr] "+r" (outptr), [inptr0] "+r" (inptr0), [inptr1] "+r" (inptr1), [inptr2] "+r" (inptr2), [inptr3] "+r" (inptr3), [inptr4] "+r" (inptr4), [inptr5] "+r" (inptr5) - : [outwidth] "r" (outwidth), [inwidth] "r" (inwidth) - : "p0", "p1", "p2", "p3", "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "cc", "memory" - ); - break; - - case 7: - __asm __volatile( - "1:\n" - "whilelt p0.h, %[inpos], %[inwidth]\n" - "b.none 2f\n" - "mov z7.h, #0\n" - "ld1h z0.h, p0/z, [%[inptr0]]\n" - "ld1h z1.h, p0/z, [%[inptr1]]\n" - "inch %[inpos], all, mul #1\n" - "ld1h z2.h, p0/z, [%[inptr2]]\n" - "addvl %[inptr0], %[inptr0], #1\n" - "ld1h z3.h, p0/z, [%[inptr3]]\n" - "addvl %[inptr1], %[inptr1], #1\n" - "zip1 z14.d, z3.d, z7.d\n" - "ld1h z4.h, p0/z, [%[inptr4]]\n" - "zip1 z8.d, z0.d, z4.d\n" - "ld1h z5.h, p0/z, [%[inptr5]]\n" - "zip2 z9.d, z0.d, z4.d\n" - "ld1h z6.h, p0/z, [%[inptr6]]\n" - "zip1 z10.d, z1.d, z5.d\n" - "addvl %[inptr2], %[inptr2], #1\n" - "zip2 z11.d, z1.d, z5.d\n" - "addvl %[inptr3], %[inptr3], #1\n" - "zip1 z12.d, z2.d, z6.d\n" - "addvl %[inptr4], %[inptr4], #1\n" - "zip2 z13.d, z2.d, z6.d\n" - "addvl %[inptr5], %[inptr5], #1\n" - "zip2 z15.d, z3.d, z7.d\n" - "addvl %[inptr6], %[inptr6], #1\n" - "zip1 z0.d, z8.d, z12.d\n" - "whilelt p0.d, %[outpos], %[outwidth]\n" - "zip2 z1.d, z8.d, z12.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z2.d, z9.d, z13.d\n" - "whilelt p1.d, %[outpos], %[outwidth]\n" - "zip2 z3.d, z9.d, z13.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z4.d, z10.d, z14.d\n" - "whilelt p2.d, %[outpos], %[outwidth]\n" - "zip2 z5.d, z10.d, z14.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z6.d, z11.d, z15.d\n" - "whilelt p3.d, %[outpos], %[outwidth]\n" - "zip2 z7.d, z11.d, z15.d\n" - "incd %[outpos], all, mul #1\n" - "zip1 z8.d, z0.d, z4.d\n" - "st1d z8.d, p0, [%[outptr]]\n" - "zip2 z9.d, z0.d, z4.d\n" - "st1d z9.d, p1, [%[outptr], #1, MUL VL]\n" - "zip1 z10.d, z1.d, z5.d\n" - "st1d z10.d, p2, [%[outptr], #2, MUL VL]\n" - "zip2 z11.d, z1.d, z5.d\n" - "st1d z11.d, p3, [%[outptr], #3, MUL VL]\n" - "zip1 z12.d, z2.d, z6.d\n" - "whilelt p0.d, %[outpos], %[outwidth]\n" - "zip2 z13.d, z2.d, z6.d\n" - "st1d z12.d, p0, [%[outptr], #4, MUL VL]\n" - "zip1 z14.d, z3.d, z7.d\n" - "incd %[outpos], all, mul #1\n" - "zip2 z15.d, z3.d, z7.d\n" - "whilelt p1.d, %[outpos], %[outwidth]\n" - "st1d z13.d, p1, [%[outptr], #5, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p2.d, %[outpos], %[outwidth]\n" - "st1d z14.d, p2, [%[outptr], #6, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p3.d, %[outpos], %[outwidth]\n" - "st1d z15.d, p3, [%[outptr], #7, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "addvl %[outptr], %[outptr], #8\n" - "b 1b\n" - "2:\n" - : [inpos] "+r" (inpos), [outpos] "+r" (outpos), [outptr] "+r" (outptr), [inptr0] "+r" (inptr0), [inptr1] "+r" (inptr1), [inptr2] "+r" (inptr2), [inptr3] "+r" (inptr3), [inptr4] "+r" (inptr4), [inptr5] "+r" (inptr5), [inptr6] "+r" (inptr6) - : [outwidth] "r" (outwidth), [inwidth] "r" (inwidth) - : "p0", "p1", "p2", "p3", "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "cc", "memory" - ); - break; - - default: - case 8: - __asm __volatile( - "1:\n" - "whilelt p0.h, %[inpos], %[inwidth]\n" - "b.none 2f\n" - "ld1h z0.h, p0/z, [%[inptr0]]\n" - "inch %[inpos], all, mul #1\n" - "ld1h z1.h, p0/z, [%[inptr1]]\n" - "addvl %[inptr0], %[inptr0], #1\n" - "ld1h z2.h, p0/z, [%[inptr2]]\n" - "addvl %[inptr1], %[inptr1], #1\n" - "ld1h z3.h, p0/z, [%[inptr3]]\n" - "addvl %[inptr2], %[inptr2], #1\n" - "ld1h z4.h, p0/z, [%[inptr4]]\n" - "addvl %[inptr3], %[inptr3], #1\n" - "zip1 z8.d, z0.d, z4.d\n" - "ld1h z5.h, p0/z, [%[inptr5]]\n" - "zip2 z9.d, z0.d, z4.d\n" - "ld1h z6.h, p0/z, [%[inptr6]]\n" - "zip1 z10.d, z1.d, z5.d\n" - "ld1h z7.h, p0/z, [%[inptr7]]\n" - "zip2 z11.d, z1.d, z5.d\n" - "addvl %[inptr4], %[inptr4], #1\n" - "zip1 z12.d, z2.d, z6.d\n" - "addvl %[inptr5], %[inptr5], #1\n" - "zip2 z13.d, z2.d, z6.d\n" - "addvl %[inptr6], %[inptr6], #1\n" - "zip1 z14.d, z3.d, z7.d\n" - "addvl %[inptr7], %[inptr7], #1\n" - "zip2 z15.d, z3.d, z7.d\n" - "whilelt p0.d, %[outpos], %[outwidth]\n" - "zip1 z0.d, z8.d, z12.d\n" - "incd %[outpos], all, mul #1\n" - "zip2 z1.d, z8.d, z12.d\n" - "whilelt p1.d, %[outpos], %[outwidth]\n" - "zip1 z2.d, z9.d, z13.d\n" - "incd %[outpos], all, mul #1\n" - "zip2 z3.d, z9.d, z13.d\n" - "whilelt p2.d, %[outpos], %[outwidth]\n" - "zip1 z4.d, z10.d, z14.d\n" - "incd %[outpos], all, mul #1\n" - "zip2 z5.d, z10.d, z14.d\n" - "whilelt p3.d, %[outpos], %[outwidth]\n" - "zip1 z6.d, z11.d, z15.d\n" - "incd %[outpos], all, mul #1\n" - "zip2 z7.d, z11.d, z15.d\n" - "zip1 z8.d, z0.d, z4.d\n" - "st1d z8.d, p0, [%[outptr]]\n" - "zip2 z9.d, z0.d, z4.d\n" - "st1d z9.d, p1, [%[outptr], #1, MUL VL]\n" - "zip1 z10.d, z1.d, z5.d\n" - "st1d z10.d, p2, [%[outptr], #2, MUL VL]\n" - "zip2 z11.d, z1.d, z5.d\n" - "st1d z11.d, p3, [%[outptr], #3, MUL VL]\n" - "zip1 z12.d, z2.d, z6.d\n" - "whilelt p0.d, %[outpos], %[outwidth]\n" - "zip2 z13.d, z2.d, z6.d\n" - "st1d z12.d, p0, [%[outptr], #4, MUL VL]\n" - "zip1 z14.d, z3.d, z7.d\n" - "incd %[outpos], all, mul #1\n" - "zip2 z15.d, z3.d, z7.d\n" - "whilelt p1.d, %[outpos], %[outwidth]\n" - "st1d z13.d, p1, [%[outptr], #5, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p2.d, %[outpos], %[outwidth]\n" - "st1d z14.d, p2, [%[outptr], #6, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "whilelt p3.d, %[outpos], %[outwidth]\n" - "st1d z15.d, p3, [%[outptr], #7, MUL VL]\n" - "incd %[outpos], all, mul #1\n" - "addvl %[outptr], %[outptr], #8\n" - "b 1b\n" - "2:\n" - : [inpos] "+r" (inpos), [outpos] "+r" (outpos), [outptr] "+r" (outptr), [inptr0] "+r" (inptr0), [inptr1] "+r" (inptr1), [inptr2] "+r" (inptr2), [inptr3] "+r" (inptr3), [inptr4] "+r" (inptr4), [inptr5] "+r" (inptr5), [inptr6] "+r" (inptr6), [inptr7] "+r" (inptr7) - : [outwidth] "r" (outwidth), [inwidth] "r" (inwidth) - : "p0", "p1", "p2", "p3", "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "cc", "memory" - ); - break; - - - } - } -} - -#endif // __ARM_FEATURE_SVE |