aboutsummaryrefslogtreecommitdiff
path: root/src/core/NEON/kernels/arm_gemm/transforms/sme_transpose_interleave_16VL.hpp
diff options
context:
space:
mode:
Diffstat (limited to 'src/core/NEON/kernels/arm_gemm/transforms/sme_transpose_interleave_16VL.hpp')
-rw-r--r--src/core/NEON/kernels/arm_gemm/transforms/sme_transpose_interleave_16VL.hpp169
1 files changed, 78 insertions, 91 deletions
diff --git a/src/core/NEON/kernels/arm_gemm/transforms/sme_transpose_interleave_16VL.hpp b/src/core/NEON/kernels/arm_gemm/transforms/sme_transpose_interleave_16VL.hpp
index a5cff94631..a4d480c405 100644
--- a/src/core/NEON/kernels/arm_gemm/transforms/sme_transpose_interleave_16VL.hpp
+++ b/src/core/NEON/kernels/arm_gemm/transforms/sme_transpose_interleave_16VL.hpp
@@ -28,7 +28,7 @@
namespace {
-void sme_transpose_interleave_16VL(uint16_t *out, const uint16_t *in, size_t width, size_t in_stride, size_t height)
+void sme_transpose_interleave_16VL(uint32_t *out, const uint32_t *in, size_t width, size_t in_stride, size_t height)
{
size_t out_stride = 16 * height * sme::get_vector_length<uint8_t>();
@@ -36,82 +36,82 @@ void sme_transpose_interleave_16VL(uint16_t *out, const uint16_t *in, size_t wid
".inst 0xd503477f // SMSTART ZA\n"
"ptrue p7.b\n"
"1:" // Main row loop: Head
- "mov x24, %x[in]\n"
- "mov x23, %x[out]\n"
- "add %x[in], x24, %x[in_stride]\n"
+ "mov x23, %x[in]\n"
+ "add %x[in], x23, %x[in_stride]\n"
+ "mov x22, %x[out]\n"
"sub %x[height], %x[height], #0x1\n"
- "mov x22, %x[width]\n"
+ "mov x21, %x[width]\n"
"2:" // Main row loop: Column loop
- "mov x21, x22\n"
- "mov x20, x23\n"
- "whilelt p0.h, XZR, x21\n"
- "dech x21\n"
- "whilelt p1.h, XZR, x21\n"
- "dech x21\n"
- "ld1h { z31.h }, p0/Z, [x24]\n"
- "whilelt p0.h, XZR, x21\n"
- "dech x21\n"
- "ld1h { z30.h }, p1/Z, [x24, #1, MUL VL]\n"
- "whilelt p1.h, XZR, x21\n"
- "dech x21\n"
- "ld1h { z29.h }, p0/Z, [x24, #2, MUL VL]\n"
- "whilelt p0.h, XZR, x21\n"
- "dech x21\n"
- "ld1h { z28.h }, p1/Z, [x24, #3, MUL VL]\n"
- "whilelt p1.h, XZR, x21\n"
- "dech x21\n"
- "ld1h { z27.h }, p0/Z, [x24, #4, MUL VL]\n"
- "whilelt p0.h, XZR, x21\n"
- "dech x21\n"
- "ld1h { z26.h }, p1/Z, [x24, #5, MUL VL]\n"
- "whilelt p1.h, XZR, x21\n"
- "dech x21\n"
- "ld1h { z25.h }, p0/Z, [x24, #6, MUL VL]\n"
- "whilelt p0.h, XZR, x21\n"
- "dech x21\n"
- "ld1h { z24.h }, p1/Z, [x24, #7, MUL VL]\n"
- "whilelt p6.h, XZR, x21\n"
- "dech x21\n"
- "whilelt p5.h, XZR, x21\n"
- "dech x21\n"
- "whilelt p4.h, XZR, x21\n"
- "dech x21\n"
- "whilelt p3.h, XZR, x21\n"
- "dech x21\n"
- "whilelt p2.h, XZR, x21\n"
- "dech x21\n"
- "whilelt p1.h, XZR, x21\n"
- "dech x21\n"
- "addvl x24, x24, #16\n"
- "dech x22, ALL, MUL #16\n"
- "ld1h { z23.h }, p0/Z, [x24, #-8, MUL VL]\n"
- "whilelt p0.h, XZR, x21\n"
- "ld1h { z22.h }, p6/Z, [x24, #-7, MUL VL]\n"
- "cmp x22, #0x0\n"
- "ld1h { z21.h }, p5/Z, [x24, #-6, MUL VL]\n"
- "add x23, x23, %x[out_stride]\n"
- "ld1h { z20.h }, p4/Z, [x24, #-5, MUL VL]\n"
- "ld1h { z19.h }, p3/Z, [x24, #-4, MUL VL]\n"
- "ld1h { z18.h }, p2/Z, [x24, #-3, MUL VL]\n"
- "ld1h { z17.h }, p1/Z, [x24, #-2, MUL VL]\n"
- "ld1h { z16.h }, p0/Z, [x24, #-1, MUL VL]\n"
- "st1h { z31.h }, p7, [x20]\n"
- "st1h { z30.h }, p7, [x20, #1, MUL VL]\n"
- "st1h { z29.h }, p7, [x20, #2, MUL VL]\n"
- "st1h { z28.h }, p7, [x20, #3, MUL VL]\n"
- "st1h { z27.h }, p7, [x20, #4, MUL VL]\n"
- "st1h { z26.h }, p7, [x20, #5, MUL VL]\n"
- "st1h { z25.h }, p7, [x20, #6, MUL VL]\n"
- "st1h { z24.h }, p7, [x20, #7, MUL VL]\n"
+ "mov x20, x21\n"
+ "whilelt p0.s, XZR, x20\n"
+ "ld1w { z31.s }, p0/Z, [x23]\n"
+ "decw x20\n"
+ "whilelt p0.s, XZR, x20\n"
+ "ld1w { z30.s }, p0/Z, [x23, #1, MUL VL]\n"
+ "decw x20\n"
+ "whilelt p0.s, XZR, x20\n"
+ "ld1w { z29.s }, p0/Z, [x23, #2, MUL VL]\n"
+ "decw x20\n"
+ "whilelt p0.s, XZR, x20\n"
+ "ld1w { z28.s }, p0/Z, [x23, #3, MUL VL]\n"
+ "decw x20\n"
+ "whilelt p0.s, XZR, x20\n"
+ "ld1w { z27.s }, p0/Z, [x23, #4, MUL VL]\n"
+ "decw x20\n"
+ "whilelt p0.s, XZR, x20\n"
+ "ld1w { z26.s }, p0/Z, [x23, #5, MUL VL]\n"
+ "decw x20\n"
+ "whilelt p0.s, XZR, x20\n"
+ "ld1w { z25.s }, p0/Z, [x23, #6, MUL VL]\n"
+ "decw x20\n"
+ "whilelt p0.s, XZR, x20\n"
+ "ld1w { z24.s }, p0/Z, [x23, #7, MUL VL]\n"
+ "decw x20\n"
+ "whilelt p0.s, XZR, x20\n"
+ "decw x20\n"
+ "whilelt p6.s, XZR, x20\n"
+ "decw x20\n"
+ "whilelt p5.s, XZR, x20\n"
+ "decw x20\n"
+ "whilelt p4.s, XZR, x20\n"
+ "decw x20\n"
+ "whilelt p3.s, XZR, x20\n"
+ "decw x20\n"
+ "whilelt p2.s, XZR, x20\n"
+ "decw x20\n"
+ "whilelt p1.s, XZR, x20\n"
+ "decw x20\n"
+ "addvl x23, x23, #16\n"
+ "ld1w { z23.s }, p0/Z, [x23, #-8, MUL VL]\n"
+ "whilelt p0.s, XZR, x20\n"
+ "mov x20, x22\n"
+ "ld1w { z22.s }, p6/Z, [x23, #-7, MUL VL]\n"
+ "decw x21, ALL, MUL #16\n"
+ "ld1w { z21.s }, p5/Z, [x23, #-6, MUL VL]\n"
+ "cmp x21, #0x0\n"
+ "ld1w { z20.s }, p4/Z, [x23, #-5, MUL VL]\n"
+ "add x22, x22, %x[out_stride]\n"
+ "ld1w { z19.s }, p3/Z, [x23, #-4, MUL VL]\n"
+ "ld1w { z18.s }, p2/Z, [x23, #-3, MUL VL]\n"
+ "ld1w { z17.s }, p1/Z, [x23, #-2, MUL VL]\n"
+ "ld1w { z16.s }, p0/Z, [x23, #-1, MUL VL]\n"
+ "st1w { z31.s }, p7, [x20]\n"
+ "st1w { z30.s }, p7, [x20, #1, MUL VL]\n"
+ "st1w { z29.s }, p7, [x20, #2, MUL VL]\n"
+ "st1w { z28.s }, p7, [x20, #3, MUL VL]\n"
+ "st1w { z27.s }, p7, [x20, #4, MUL VL]\n"
+ "st1w { z26.s }, p7, [x20, #5, MUL VL]\n"
+ "st1w { z25.s }, p7, [x20, #6, MUL VL]\n"
+ "st1w { z24.s }, p7, [x20, #7, MUL VL]\n"
"addvl x20, x20, #16\n"
- "st1h { z23.h }, p7, [x20, #-8, MUL VL]\n"
- "st1h { z22.h }, p7, [x20, #-7, MUL VL]\n"
- "st1h { z21.h }, p7, [x20, #-6, MUL VL]\n"
- "st1h { z20.h }, p7, [x20, #-5, MUL VL]\n"
- "st1h { z19.h }, p7, [x20, #-4, MUL VL]\n"
- "st1h { z18.h }, p7, [x20, #-3, MUL VL]\n"
- "st1h { z17.h }, p7, [x20, #-2, MUL VL]\n"
- "st1h { z16.h }, p7, [x20, #-1, MUL VL]\n"
+ "st1w { z23.s }, p7, [x20, #-8, MUL VL]\n"
+ "st1w { z22.s }, p7, [x20, #-7, MUL VL]\n"
+ "st1w { z21.s }, p7, [x20, #-6, MUL VL]\n"
+ "st1w { z20.s }, p7, [x20, #-5, MUL VL]\n"
+ "st1w { z19.s }, p7, [x20, #-4, MUL VL]\n"
+ "st1w { z18.s }, p7, [x20, #-3, MUL VL]\n"
+ "st1w { z17.s }, p7, [x20, #-2, MUL VL]\n"
+ "st1w { z16.s }, p7, [x20, #-1, MUL VL]\n"
"bgt 2b\n"
"3:" // Main row loop: Column loop skip
"cmp %x[height], #0x1\n"
@@ -120,7 +120,7 @@ void sme_transpose_interleave_16VL(uint16_t *out, const uint16_t *in, size_t wid
".inst 0xd503467f // SMSTOP\n"
: [height] "+&r" (height), [in] "+&r" (in), [out] "+&r" (out)
: [in_stride] "r" (in_stride), [out_stride] "r" (out_stride), [width] "r" (width)
- : "cc", "memory", "p0", "p1", "p2", "p3", "p4", "p5", "p6", "p7", "p8", "p9", "p10", "p11", "p12", "p13", "p14", "p15", "x20", "x21", "x22", "x23", "x24", "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "z16", "z17", "z18", "z19", "z20", "z21", "z22", "z23", "z24", "z25", "z26", "z27", "z28", "z29", "z30", "z31"
+ : "cc", "memory", "p0", "p1", "p2", "p3", "p4", "p5", "p6", "p7", "p8", "p9", "p10", "p11", "p12", "p13", "p14", "p15", "x20", "x21", "x22", "x23", "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "z16", "z17", "z18", "z19", "z20", "z21", "z22", "z23", "z24", "z25", "z26", "z27", "z28", "z29", "z30", "z31"
);
}
@@ -131,26 +131,13 @@ void Transform<16, 1, true, VLType::SME>(
float *out, const float *in, int stride, int x0, int xmax, int k0, int kmax)
{
sme_transpose_interleave_16VL(
- reinterpret_cast<uint16_t *>(out),
- reinterpret_cast<const uint16_t *>(in + k0 * stride + x0),
- (xmax-x0) * sizeof(float) / 2,
+ reinterpret_cast<uint32_t *>(out),
+ reinterpret_cast<const uint32_t *>(in + k0 * stride + x0),
+ (xmax-x0) * sizeof(float) / 4,
stride * sizeof(float),
(kmax-k0)
);
}
-template<>
-void Transform<16, 1, true, VLType::SME>(
- __fp16 *out, const __fp16 *in, int stride, int x0, int xmax, int k0, int kmax)
-{
- sme_transpose_interleave_16VL(
- reinterpret_cast<uint16_t *>(out),
- reinterpret_cast<const uint16_t *>(in + k0 * stride + x0),
- (xmax-x0) * sizeof(__fp16) / 2,
- stride * sizeof(__fp16),
- (kmax-k0)
- );
-}
-
#endif // defined(ARM_COMPUTE_ENABLE_SME)