diff options
Diffstat (limited to 'src/core/NEON/kernels/arm_gemm/kernels/sve_ffinterleaved_fp32_mla_8x3VL/a64fx.cpp')
-rw-r--r-- | src/core/NEON/kernels/arm_gemm/kernels/sve_ffinterleaved_fp32_mla_8x3VL/a64fx.cpp | 108 |
1 files changed, 54 insertions, 54 deletions
diff --git a/src/core/NEON/kernels/arm_gemm/kernels/sve_ffinterleaved_fp32_mla_8x3VL/a64fx.cpp b/src/core/NEON/kernels/arm_gemm/kernels/sve_ffinterleaved_fp32_mla_8x3VL/a64fx.cpp index c65c3a3ce4..6135cd4bae 100644 --- a/src/core/NEON/kernels/arm_gemm/kernels/sve_ffinterleaved_fp32_mla_8x3VL/a64fx.cpp +++ b/src/core/NEON/kernels/arm_gemm/kernels/sve_ffinterleaved_fp32_mla_8x3VL/a64fx.cpp @@ -1,5 +1,5 @@ /* - * Copyright (c) 2022-2023 Arm Limited. + * Copyright (c) 2022-2024 Arm Limited. * * SPDX-License-Identifier: MIT * @@ -54,52 +54,52 @@ void sve_ffinterleaved_fp32_mla_8x3VL_a64fx( "1:" // Height loop "ldr x20, [%x[args_ptr], %[offsetof_Bpanel]]\n" "ldr x26, [%x[args_ptr], %[offsetof_N]]\n" - "str x20, [%x[args_ptr], %[offsetof_cur_B_ptr]]\n" "mov x25, %x[Apanel]\n" + "str x20, [%x[args_ptr], %[offsetof_cur_B_ptr]]\n" "2:" // Width loop "ldr x24, [%x[args_ptr], %[offsetof_cur_B_ptr]]\n" "ldr x20, [%x[args_ptr], %[offsetof_B_stride]]\n" "cntw x23, ALL, MUL #2\n" + "mov %x[Apanel], x25\n" "add x22, x24, x20, LSL #2\n" + "cmp x26, x23\n" "add x21, x22, x20, LSL #2\n" "add x20, x21, x20, LSL #2\n" - "cmp x26, x23\n" "str x20, [%x[args_ptr], %[offsetof_cur_B_ptr]]\n" - "mov %x[Apanel], x25\n" "bgt 3f\n" "decw x23\n" - "cmp x26, x23\n" "mov x21, x24\n" + "cmp x26, x23\n" "bgt 3f\n" "mov x22, x24\n" "3:" // B setup done "ldr x20, [%x[args_ptr], %[offsetof_K]]\n" - "cmp x20, #0x2\n" "mov z8.b, #0x0\n" "mov z9.b, #0x0\n" "mov z10.b, #0x0\n" - "ld1w { z0.s }, p0/Z, [x24]\n" "mov z11.b, #0x0\n" + "ld1w { z0.s }, p0/Z, [x24]\n" "mov z12.b, #0x0\n" - "ld1w { z1.s }, p0/Z, [x22]\n" "mov z13.b, #0x0\n" + "ld1w { z1.s }, p0/Z, [x22]\n" + "cmp x20, #0x2\n" "mov z14.b, #0x0\n" - "ld1w { z2.s }, p0/Z, [x21]\n" "mov z15.b, #0x0\n" "mov z16.b, #0x0\n" - "ld1rw { z3.s }, p0/Z, [%x[Apanel]]\n" "mov z17.b, #0x0\n" + "ld1w { z2.s }, p0/Z, [x21]\n" "mov z18.b, #0x0\n" - "ld1rw { z4.s }, p0/Z, [%x[Apanel], #4]\n" "mov z19.b, #0x0\n" + "ld1rw { z3.s }, p0/Z, [%x[Apanel]]\n" "mov z20.b, #0x0\n" - "ld1rw { z5.s }, p0/Z, [%x[Apanel], #8]\n" "mov z21.b, #0x0\n" + "ld1rw { z4.s }, p0/Z, [%x[Apanel], #4]\n" "mov z22.b, #0x0\n" - "ld1rw { z6.s }, p0/Z, [%x[Apanel], #12]\n" "mov z23.b, #0x0\n" + "ld1rw { z5.s }, p0/Z, [%x[Apanel], #8]\n" "mov z24.b, #0x0\n" "mov z25.b, #0x0\n" + "ld1rw { z6.s }, p0/Z, [%x[Apanel], #12]\n" "mov z26.b, #0x0\n" "mov z27.b, #0x0\n" "mov z28.b, #0x0\n" @@ -116,12 +116,12 @@ void sve_ffinterleaved_fp32_mla_8x3VL_a64fx( "fmla z11.s, p0/M, z0.s, z4.s\n" "fmla z12.s, p0/M, z1.s, z4.s\n" "fmla z13.s, p0/M, z2.s, z4.s\n" - "ld1rw { z7.s }, p0/Z, [%x[Apanel], #20]\n" + "ld1rw { z4.s }, p0/Z, [%x[Apanel], #20]\n" "fmla z14.s, p0/M, z0.s, z5.s\n" "fmla z15.s, p0/M, z1.s, z5.s\n" "cmp x20, #0x2\n" "fmla z16.s, p0/M, z2.s, z5.s\n" - "ld1rw { z4.s }, p0/Z, [%x[Apanel], #24]\n" + "ld1rw { z7.s }, p0/Z, [%x[Apanel], #24]\n" "fmla z17.s, p0/M, z0.s, z6.s\n" "fmla z18.s, p0/M, z1.s, z6.s\n" "fmla z19.s, p0/M, z2.s, z6.s\n" @@ -129,60 +129,60 @@ void sve_ffinterleaved_fp32_mla_8x3VL_a64fx( "fmla z20.s, p0/M, z0.s, z3.s\n" "fmla z21.s, p0/M, z1.s, z3.s\n" "fmla z22.s, p0/M, z2.s, z3.s\n" - "ld1rw { z3.s }, p0/Z, [%x[Apanel], #32]\n" - "fmla z23.s, p0/M, z0.s, z7.s\n" - "fmla z24.s, p0/M, z1.s, z7.s\n" - "fmla z25.s, p0/M, z2.s, z7.s\n" - "ld1rw { z5.s }, p0/Z, [%x[Apanel], #36]\n" - "fmla z26.s, p0/M, z0.s, z4.s\n" - "fmla z27.s, p0/M, z1.s, z4.s\n" - "fmla z28.s, p0/M, z2.s, z4.s\n" - "ld1rw { z4.s }, p0/Z, [%x[Apanel], #40]\n" + "ld1rw { z5.s }, p0/Z, [%x[Apanel], #32]\n" + "fmla z23.s, p0/M, z0.s, z4.s\n" + "fmla z24.s, p0/M, z1.s, z4.s\n" + "fmla z25.s, p0/M, z2.s, z4.s\n" + "ld1rw { z4.s }, p0/Z, [%x[Apanel], #36]\n" + "fmla z26.s, p0/M, z0.s, z7.s\n" + "fmla z27.s, p0/M, z1.s, z7.s\n" + "fmla z28.s, p0/M, z2.s, z7.s\n" + "ld1rw { z3.s }, p0/Z, [%x[Apanel], #40]\n" "fmla z29.s, p0/M, z0.s, z6.s\n" "ld1w { z7.s }, p0/Z, [x24, #1, MUL VL]\n" "fmla z30.s, p0/M, z1.s, z6.s\n" "fmla z31.s, p0/M, z2.s, z6.s\n" "ld1w { z6.s }, p0/Z, [x22, #1, MUL VL]\n" "ld1w { z2.s }, p0/Z, [x21, #1, MUL VL]\n" - "fmla z8.s, p0/M, z7.s, z3.s\n" - "ld1rw { z1.s }, p0/Z, [%x[Apanel], #44]\n" - "fmla z9.s, p0/M, z6.s, z3.s\n" - "fmla z10.s, p0/M, z2.s, z3.s\n" - "fmla z11.s, p0/M, z7.s, z5.s\n" - "ld1rw { z3.s }, p0/Z, [%x[Apanel], #48]\n" - "fmla z12.s, p0/M, z6.s, z5.s\n" - "fmla z13.s, p0/M, z2.s, z5.s\n" - "ld1rw { z5.s }, p0/Z, [%x[Apanel], #52]\n" - "fmla z14.s, p0/M, z7.s, z4.s\n" - "fmla z15.s, p0/M, z6.s, z4.s\n" "addvl x24, x24, #2\n" - "fmla z16.s, p0/M, z2.s, z4.s\n" - "ld1rw { z0.s }, p0/Z, [%x[Apanel], #56]\n" + "ld1rw { z1.s }, p0/Z, [%x[Apanel], #44]\n" + "addvl x22, x22, #2\n" + "addvl x21, x21, #2\n" + "fmla z8.s, p0/M, z7.s, z5.s\n" + "fmla z11.s, p0/M, z7.s, z4.s\n" + "fmla z9.s, p0/M, z6.s, z5.s\n" + "fmla z12.s, p0/M, z6.s, z4.s\n" + "fmla z10.s, p0/M, z2.s, z5.s\n" + "fmla z13.s, p0/M, z2.s, z4.s\n" + "ld1rw { z5.s }, p0/Z, [%x[Apanel], #48]\n" + "fmla z14.s, p0/M, z7.s, z3.s\n" + "fmla z15.s, p0/M, z6.s, z3.s\n" + "ld1rw { z4.s }, p0/Z, [%x[Apanel], #52]\n" + "fmla z16.s, p0/M, z2.s, z3.s\n" "fmla z17.s, p0/M, z7.s, z1.s\n" + "ld1rw { z0.s }, p0/Z, [%x[Apanel], #56]\n" "fmla z18.s, p0/M, z6.s, z1.s\n" "fmla z19.s, p0/M, z2.s, z1.s\n" "ld1rw { z1.s }, p0/Z, [%x[Apanel], #60]\n" - "addvl x22, x22, #2\n" - "addvl x21, x21, #2\n" "add %x[Apanel], %x[Apanel], #0x40\n" - "fmla z20.s, p0/M, z7.s, z3.s\n" - "fmla z21.s, p0/M, z6.s, z3.s\n" - "fmla z22.s, p0/M, z2.s, z3.s\n" + "fmla z20.s, p0/M, z7.s, z5.s\n" + "fmla z21.s, p0/M, z6.s, z5.s\n" + "fmla z22.s, p0/M, z2.s, z5.s\n" + "fmla z23.s, p0/M, z7.s, z4.s\n" "ld1rw { z3.s }, p0/Z, [%x[Apanel]]\n" - "fmla z23.s, p0/M, z7.s, z5.s\n" - "fmla z24.s, p0/M, z6.s, z5.s\n" - "fmla z25.s, p0/M, z2.s, z5.s\n" - "fmla z26.s, p0/M, z7.s, z0.s\n" + "fmla z24.s, p0/M, z6.s, z4.s\n" + "fmla z25.s, p0/M, z2.s, z4.s\n" "ld1rw { z4.s }, p0/Z, [%x[Apanel], #4]\n" + "fmla z26.s, p0/M, z7.s, z0.s\n" "fmla z27.s, p0/M, z6.s, z0.s\n" "fmla z28.s, p0/M, z2.s, z0.s\n" - "ld1rw { z5.s }, p0/Z, [%x[Apanel], #8]\n" "fmla z29.s, p0/M, z7.s, z1.s\n" "ld1w { z0.s }, p0/Z, [x24]\n" "fmla z30.s, p0/M, z6.s, z1.s\n" "fmla z31.s, p0/M, z2.s, z1.s\n" "ld1w { z1.s }, p0/Z, [x22]\n" "ld1w { z2.s }, p0/Z, [x21]\n" + "ld1rw { z5.s }, p0/Z, [%x[Apanel], #8]\n" "ld1rw { z6.s }, p0/Z, [%x[Apanel], #12]\n" "bge 4b\n" "5:" // main loop skip @@ -204,12 +204,12 @@ void sve_ffinterleaved_fp32_mla_8x3VL_a64fx( "fmla z18.s, p0/M, z1.s, z6.s\n" "fmla z19.s, p0/M, z2.s, z6.s\n" "ld1rw { z3.s }, p0/Z, [%x[Apanel], #28]\n" + "addvl x21, x21, #1\n" "fmla z20.s, p0/M, z0.s, z7.s\n" "fmla z21.s, p0/M, z1.s, z7.s\n" - "addvl x21, x21, #1\n" + "add %x[Apanel], %x[Apanel], #0x20\n" "fmla z22.s, p0/M, z2.s, z7.s\n" "fmla z23.s, p0/M, z0.s, z4.s\n" - "add %x[Apanel], %x[Apanel], #0x20\n" "fmla z24.s, p0/M, z1.s, z4.s\n" "fmla z25.s, p0/M, z2.s, z4.s\n" "fmla z26.s, p0/M, z0.s, z5.s\n" @@ -223,19 +223,19 @@ void sve_ffinterleaved_fp32_mla_8x3VL_a64fx( "ld1w { z5.s }, p0/Z, [x22]\n" "ld1w { z4.s }, p0/Z, [x21]\n" "ld1rw { z3.s }, p0/Z, [%x[Apanel]]\n" - "fmla z8.s, p0/M, z6.s, z3.s\n" "ld1rw { z2.s }, p0/Z, [%x[Apanel], #4]\n" "ld1rw { z1.s }, p0/Z, [%x[Apanel], #8]\n" - "fmla z9.s, p0/M, z5.s, z3.s\n" "ld1rw { z0.s }, p0/Z, [%x[Apanel], #12]\n" + "fmla z8.s, p0/M, z6.s, z3.s\n" + "fmla z9.s, p0/M, z5.s, z3.s\n" "fmla z10.s, p0/M, z4.s, z3.s\n" "fmla z11.s, p0/M, z6.s, z2.s\n" + "ld1rw { z3.s }, p0/Z, [%x[Apanel], #16]\n" "fmla z12.s, p0/M, z5.s, z2.s\n" "fmla z13.s, p0/M, z4.s, z2.s\n" - "ld1rw { z3.s }, p0/Z, [%x[Apanel], #16]\n" + "ld1rw { z2.s }, p0/Z, [%x[Apanel], #20]\n" "fmla z14.s, p0/M, z6.s, z1.s\n" "fmla z15.s, p0/M, z5.s, z1.s\n" - "ld1rw { z2.s }, p0/Z, [%x[Apanel], #20]\n" "fmla z16.s, p0/M, z4.s, z1.s\n" "fmla z17.s, p0/M, z6.s, z0.s\n" "ld1rw { z1.s }, p0/Z, [%x[Apanel], #24]\n" @@ -258,10 +258,10 @@ void sve_ffinterleaved_fp32_mla_8x3VL_a64fx( "6:" // multiply loop done "decw x26, ALL, MUL #3\n" "st1w { z8.s }, p0, [%x[Cpanel]]\n" - "cmp x26, XZR\n" "st1w { z9.s }, p0, [%x[Cpanel], #1, MUL VL]\n" "st1w { z10.s }, p0, [%x[Cpanel], #2, MUL VL]\n" "st1w { z11.s }, p0, [%x[Cpanel], #3, MUL VL]\n" + "cmp x26, XZR\n" "st1w { z12.s }, p0, [%x[Cpanel], #4, MUL VL]\n" "st1w { z13.s }, p0, [%x[Cpanel], #5, MUL VL]\n" "st1w { z14.s }, p0, [%x[Cpanel], #6, MUL VL]\n" |