diff options
Diffstat (limited to 'src/core/NEON/kernels/arm_gemm/kernels/a64_hybrid_s8qa_mmla_4x16')
-rw-r--r-- | src/core/NEON/kernels/arm_gemm/kernels/a64_hybrid_s8qa_mmla_4x16/generic.cpp | 1614 |
1 files changed, 805 insertions, 809 deletions
diff --git a/src/core/NEON/kernels/arm_gemm/kernels/a64_hybrid_s8qa_mmla_4x16/generic.cpp b/src/core/NEON/kernels/arm_gemm/kernels/a64_hybrid_s8qa_mmla_4x16/generic.cpp index 4bc807cd8e..69d01a265e 100644 --- a/src/core/NEON/kernels/arm_gemm/kernels/a64_hybrid_s8qa_mmla_4x16/generic.cpp +++ b/src/core/NEON/kernels/arm_gemm/kernels/a64_hybrid_s8qa_mmla_4x16/generic.cpp @@ -1,5 +1,5 @@ /* - * Copyright (c) 2021 Arm Limited. + * Copyright (c) 2021, 2023 Arm Limited. * * SPDX-License-Identifier: MIT * @@ -10,16 +10,16 @@ * sell copies of the Software, and to permit persons to whom the Software is * furnished to do so, subject to the following conditions: * - * The above copyright notice and this permission notice shall be included in - * all copies or substantial portions of the Software. + * The above copyright notice and this permission notice shall be included in all + * copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER - * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING - * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS - * IN THE SOFTWARE. + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE + * SOFTWARE. */ #ifdef __aarch64__ @@ -85,13 +85,13 @@ void a64_hybrid_s8qa_mmla_4x16 ( "cmp %x[M], #0x2\n" "bgt 65f\n" "beq 33f\n" + "mov x10, %x[col_bias]\n" "movi v11.4s, #0x0\n" - "ldr x9, [%x[args_ptr], %[offsetof_N]]\n" "movi v15.16b, #0x1\n" - "ldr x28, [%x[args_ptr], %[offsetof_B_ptr]]\n" - "mov x27, %x[col_bias]\n" "bic %x[flags], %x[flags], #0x80000000\n" - "mov x26, %x[output_ptr]\n" + "ldr x9, [%x[args_ptr], %[offsetof_N]]\n" + "ldr x28, [%x[args_ptr], %[offsetof_B_ptr]]\n" + "mov x27, %x[output_ptr]\n" "2:" // Height 1: Column loop "movi v16.4s, #0x0\n" "movi v17.4s, #0x0\n" @@ -102,27 +102,27 @@ void a64_hybrid_s8qa_mmla_4x16 ( "movi v22.4s, #0x0\n" "movi v23.4s, #0x0\n" "3:" // Height 1: setup done - "mov x25, #0x0\n" + "mov x26, #0x0\n" "4:" // Height 1: String loop "ldr x20, [%x[args_ptr], %[offsetof_string_lengths]]\n" - "ldr x19, [%x[args_ptr], %[offsetof_input_offset]]\n" - "ldr w24, [x20, x25, LSL #0x2]\n" + "ldr w25, [x20, x26, LSL #0x2]\n" + "ldr x20, [%x[args_ptr], %[offsetof_input_offset]]\n" "tbz %x[flags], #3, 5f\n" - "ldr x20, [%x[input_ptr], x25, LSL #0x3]\n" - "add x20, x20, x19, LSL #3\n" - "ldr x23, [x20, #0x0]\n" - "cbnz x25, 6f\n" - "ldr x19, [%x[args_ptr], %[offsetof_input_initial_col]]\n" - "add x23, x23, x19\n" + "ldr x21, [%x[input_ptr], x26, LSL #0x3]\n" + "add x21, x21, x20, LSL #3\n" + "ldr x24, [x21, #0x0]\n" + "cbnz x26, 6f\n" + "ldr x20, [%x[args_ptr], %[offsetof_input_initial_col]]\n" + "add x24, x24, x20\n" "b 6f\n" "5:" // Height 1: setup direct input - "mov x23, %x[input_ptr]\n" + "mov x24, %x[input_ptr]\n" "6:" // Height 1: input setup done - "cmp x24, #0x10\n" + "cmp x25, #0x10\n" "blt 11f\n" - "ldr q1, [x23, #0x0]\n" + "ldr q1, [x24, #0x0]\n" "ldr q5, [x28, #0x0]\n" - "cmp x24, #0x20\n" + "cmp x25, #0x20\n" "ldr q6, [x28, #0x10]\n" "ldr q7, [x28, #0x20]\n" "ldr q8, [x28, #0x30]\n" @@ -132,10 +132,9 @@ void a64_hybrid_s8qa_mmla_4x16 ( "blt 9f\n" "7:" // Height 1: Multiply loop: Main loop head "trn1 v0.2d, v1.2d, v2.2d\n" - "add x23, x23, #0x10\n" - "trn2 v1.2d, v1.2d, v2.2d\n" ".inst 0x4e85a410 // smmla v16.4s, v0.16b, v5.16b\n" "ldr q5, [x28, #0x70]\n" + "trn2 v1.2d, v1.2d, v2.2d\n" ".inst 0x4e86a414 // smmla v20.4s, v0.16b, v6.16b\n" "ldr q6, [x28, #0x80]\n" ".inst 0x4e87a411 // smmla v17.4s, v0.16b, v7.16b\n" @@ -152,9 +151,10 @@ void a64_hybrid_s8qa_mmla_4x16 ( "ldr q5, [x28, #0xe0]\n" ".inst 0x4e86a430 // smmla v16.4s, v1.16b, v6.16b\n" "ldr q6, [x28, #0xf0]\n" - "add x28, x28, #0x100\n" ".inst 0x4e87a434 // smmla v20.4s, v1.16b, v7.16b\n" + "add x24, x24, #0x10\n" ".inst 0x4e88a431 // smmla v17.4s, v1.16b, v8.16b\n" + "add x28, x28, #0x100\n" ".inst 0x4e89a435 // smmla v21.4s, v1.16b, v9.16b\n" ".inst 0x4e8aa432 // smmla v18.4s, v1.16b, v10.16b\n" ".inst 0x4e84a436 // smmla v22.4s, v1.16b, v4.16b\n" @@ -164,25 +164,23 @@ void a64_hybrid_s8qa_mmla_4x16 ( ".inst 0x4e8f940b // sdot v11.4s, v0.16b, v15.16b\n" ".inst 0x4e8f942b // sdot v11.4s, v1.16b, v15.16b\n" "8:" // Height 1: Multiply loop: unique 1: skip row sum - "prfm pldl1keep, [x23, #0x80]\n" - "sub x24, x24, #0x10\n" - "ldr q1, [x23, #0x0]\n" - "cmp x24, #0x20\n" + "ldr q1, [x24, #0x0]\n" "ldr q5, [x28, #0x0]\n" + "sub x25, x25, #0x10\n" + "cmp x25, #0x20\n" "ldr q6, [x28, #0x10]\n" "ldr q7, [x28, #0x20]\n" "ldr q8, [x28, #0x30]\n" "ldr q9, [x28, #0x40]\n" "ldr q10, [x28, #0x50]\n" "ldr q4, [x28, #0x60]\n" + "prfm pldl1keep, [x24, #0x80]\n" "bge 7b\n" "9:" // Height 1: Multiply loop: Single iteration only - "sub x24, x24, #0x10\n" "trn1 v0.2d, v1.2d, v2.2d\n" - "trn2 v1.2d, v1.2d, v2.2d\n" - "add x23, x23, #0x10\n" ".inst 0x4e85a410 // smmla v16.4s, v0.16b, v5.16b\n" "ldr q5, [x28, #0x70]\n" + "trn2 v1.2d, v1.2d, v2.2d\n" ".inst 0x4e86a414 // smmla v20.4s, v0.16b, v6.16b\n" "ldr q6, [x28, #0x80]\n" ".inst 0x4e87a411 // smmla v17.4s, v0.16b, v7.16b\n" @@ -199,9 +197,11 @@ void a64_hybrid_s8qa_mmla_4x16 ( "ldr q5, [x28, #0xe0]\n" ".inst 0x4e86a430 // smmla v16.4s, v1.16b, v6.16b\n" "ldr q6, [x28, #0xf0]\n" - "add x28, x28, #0x100\n" + "sub x25, x25, #0x10\n" ".inst 0x4e87a434 // smmla v20.4s, v1.16b, v7.16b\n" ".inst 0x4e88a431 // smmla v17.4s, v1.16b, v8.16b\n" + "add x24, x24, #0x10\n" + "add x28, x28, #0x100\n" ".inst 0x4e89a435 // smmla v21.4s, v1.16b, v9.16b\n" ".inst 0x4e8aa432 // smmla v18.4s, v1.16b, v10.16b\n" ".inst 0x4e84a436 // smmla v22.4s, v1.16b, v4.16b\n" @@ -211,120 +211,118 @@ void a64_hybrid_s8qa_mmla_4x16 ( ".inst 0x4e8f940b // sdot v11.4s, v0.16b, v15.16b\n" ".inst 0x4e8f942b // sdot v11.4s, v1.16b, v15.16b\n" "10:" // Height 1: Multiply loop: unique 2: skip row sum - "prfm pldl1keep, [x23, #0x80]\n" + "prfm pldl1keep, [x24, #0x80]\n" "11:" // Height 1: Multiply loop: Main loop skip - "cbz x24, 20f\n" - "cmp x24, #0x8\n" + "cbz x25, 20f\n" + "cmp x25, #0x8\n" "blt 14f\n" "12:" // Height 1: Multiply loop: Odd block loop - "movi v2.16b, #0x0\n" - "ldr d1, [x23], #0x8\n" + "ldr d1, [x24], #0x8\n" "trn1 v0.2d, v1.2d, v2.2d\n" "tbnz %x[flags], #31, 13f\n" ".inst 0x4e8f940b // sdot v11.4s, v0.16b, v15.16b\n" "13:" // Height 1: Multiply loop: unique 3: skip row sum "ldr q8, [x28, #0x0]\n" - ".inst 0x4e88a410 // smmla v16.4s, v0.16b, v8.16b\n" "ldr q9, [x28, #0x10]\n" - "sub x24, x24, #0x8\n" - ".inst 0x4e89a414 // smmla v20.4s, v0.16b, v9.16b\n" + ".inst 0x4e88a410 // smmla v16.4s, v0.16b, v8.16b\n" + "sub x25, x25, #0x8\n" "ldr q10, [x28, #0x20]\n" - "cmp x24, #0x8\n" - ".inst 0x4e8aa411 // smmla v17.4s, v0.16b, v10.16b\n" "ldr q4, [x28, #0x30]\n" + "cmp x25, #0x8\n" + ".inst 0x4e89a414 // smmla v20.4s, v0.16b, v9.16b\n" "ldr q5, [x28, #0x40]\n" - ".inst 0x4e84a415 // smmla v21.4s, v0.16b, v4.16b\n" "ldr q6, [x28, #0x50]\n" - ".inst 0x4e85a412 // smmla v18.4s, v0.16b, v5.16b\n" + ".inst 0x4e8aa411 // smmla v17.4s, v0.16b, v10.16b\n" + ".inst 0x4e84a415 // smmla v21.4s, v0.16b, v4.16b\n" "ldr q7, [x28, #0x60]\n" "ldr q8, [x28, #0x70]\n" + ".inst 0x4e85a412 // smmla v18.4s, v0.16b, v5.16b\n" ".inst 0x4e86a416 // smmla v22.4s, v0.16b, v6.16b\n" - "add x28, x28, #0x80\n" ".inst 0x4e87a413 // smmla v19.4s, v0.16b, v7.16b\n" ".inst 0x4e88a417 // smmla v23.4s, v0.16b, v8.16b\n" + "add x28, x28, #0x80\n" "bge 12b\n" - "cbz x24, 20f\n" "14:" // Height 1: Multiply loop: Skip odd blocks - "tbz x24, #2, 16f\n" - "ldr s1, [x23], #0x4\n" - "tbz x24, #1, 15f\n" - "ld1 { v1.h }[2], [x23], #0x2\n" - "tbz x24, #0, 18f\n" - "ld1 { v1.b }[6], [x23]\n" + "cbz x25, 20f\n" + "tbz x25, #2, 16f\n" + "ldr s1, [x24], #0x4\n" + "tbz x25, #1, 15f\n" + "ld1 { v1.h }[2], [x24], #0x2\n" + "tbz x25, #0, 18f\n" + "ld1 { v1.b }[6], [x24]\n" "b 18f\n" "15:" // Height 1: Multiply loop: Ragged operand read: partial_1_4 - "tbz x24, #0, 18f\n" - "ld1 { v1.b }[4], [x23]\n" + "tbz x25, #0, 18f\n" + "ld1 { v1.b }[4], [x24]\n" "b 18f\n" "16:" // Height 1: Multiply loop: Ragged operand read: partial_2_0 - "tbz x24, #1, 17f\n" - "ldr h1, [x23], #0x2\n" - "tbz x24, #0, 18f\n" - "ld1 { v1.b }[2], [x23]\n" + "tbz x25, #1, 17f\n" + "ldr h1, [x24], #0x2\n" + "tbz x25, #0, 18f\n" + "ld1 { v1.b }[2], [x24]\n" "b 18f\n" "17:" // Height 1: Multiply loop: Ragged operand read: partial_1_0 - "ldr b1, [x23, #0x0]\n" + "ldr b1, [x24, #0x0]\n" "18:" // Height 1: Multiply loop: Ragged operand read: Done - "movi v2.16b, #0x0\n" "trn1 v0.2d, v1.2d, v2.2d\n" "tbnz %x[flags], #31, 19f\n" ".inst 0x4e8f940b // sdot v11.4s, v0.16b, v15.16b\n" "19:" // Height 1: Multiply loop: unique 4: skip row sum "ldr q10, [x28, #0x0]\n" - ".inst 0x4e8aa410 // smmla v16.4s, v0.16b, v10.16b\n" "ldr q4, [x28, #0x10]\n" - "ldr q5, [x28, #0x20]\n" + ".inst 0x4e8aa410 // smmla v16.4s, v0.16b, v10.16b\n" ".inst 0x4e84a414 // smmla v20.4s, v0.16b, v4.16b\n" + "ldr q5, [x28, #0x20]\n" "ldr q6, [x28, #0x30]\n" ".inst 0x4e85a411 // smmla v17.4s, v0.16b, v5.16b\n" + ".inst 0x4e86a415 // smmla v21.4s, v0.16b, v6.16b\n" "ldr q7, [x28, #0x40]\n" "ldr q8, [x28, #0x50]\n" - ".inst 0x4e86a415 // smmla v21.4s, v0.16b, v6.16b\n" - "ldr q9, [x28, #0x60]\n" - "ldr q10, [x28, #0x70]\n" ".inst 0x4e87a412 // smmla v18.4s, v0.16b, v7.16b\n" - "add x28, x28, #0x80\n" ".inst 0x4e88a416 // smmla v22.4s, v0.16b, v8.16b\n" + "ldr q9, [x28, #0x60]\n" + "ldr q10, [x28, #0x70]\n" ".inst 0x4e89a413 // smmla v19.4s, v0.16b, v9.16b\n" ".inst 0x4e8aa417 // smmla v23.4s, v0.16b, v10.16b\n" + "add x28, x28, #0x80\n" "20:" // Height 1: Multiply loop: No odd multiplies - "ldr w19, [%x[args_ptr], %[offsetof_num_strings]]\n" - "add x25, x25, #0x1\n" - "cmp x25, x19\n" + "ldr w20, [%x[args_ptr], %[offsetof_num_strings]]\n" + "add x26, x26, #0x1\n" + "cmp x26, x20\n" "bne 4b\n" "uzp1 v16.2d, v16.2d, v20.2d\n" - "prfm pstl1keep, [x26, #0x0]\n" "uzp1 v17.2d, v17.2d, v21.2d\n" + "prfm pstl1keep, [x27, #0x0]\n" "uzp1 v18.2d, v18.2d, v22.2d\n" "uzp1 v19.2d, v19.2d, v23.2d\n" "mov v23.16b, v16.16b\n" "tbnz %x[flags], #31, 21f\n" + "add x23, %x[qp], %[b_offset]\n" + "ld1r { v1.4s }, [x23]\n" "addp v11.4s, v11.4s, v11.4s\n" - "add x22, %x[qp], %[b_offset]\n" - "ld1r { v1.4s }, [x22]\n" - "dup v11.4s, v11.s[0]\n" "neg v1.4s, v1.4s\n" + "dup v11.4s, v11.s[0]\n" "mul v11.4s, v11.4s, v1.4s\n" "21:" // Height 1: skip row sum fixup + "ldr q0, [x10, #0x0]\n" + "ldr q1, [x10, #0x10]\n" "add v23.4s, v23.4s, v11.4s\n" - "ldr q0, [x27, #0x0]\n" - "orr %x[flags], %x[flags], #0x80000000\n" "add v17.4s, v17.4s, v11.4s\n" - "ldr q1, [x27, #0x10]\n" - "add x23, %x[qp], %[per_layer_right_shift]\n" + "ldr q2, [x10, #0x20]\n" + "ldr q3, [x10, #0x30]\n" "add v18.4s, v18.4s, v11.4s\n" - "ldr q2, [x27, #0x20]\n" - "add x22, %x[qp], %[per_layer_mul]\n" "add v19.4s, v19.4s, v11.4s\n" - "ldr q3, [x27, #0x30]\n" - "add x27, x27, #0x40\n" + "add x23, %x[qp], %[per_layer_mul]\n" + "ld1r { v4.4s }, [x23]\n" + "orr %x[flags], %x[flags], #0x80000000\n" "add v23.4s, v23.4s, v0.4s\n" - "ld1r { v0.4s }, [x23]\n" - "ld1r { v4.4s }, [x22]\n" "add v17.4s, v17.4s, v1.4s\n" "add v18.4s, v18.4s, v2.4s\n" + "add x23, %x[qp], %[per_layer_right_shift]\n" + "ld1r { v0.4s }, [x23]\n" "add v19.4s, v19.4s, v3.4s\n" "sqrdmulh v23.4s, v23.4s, v4.4s\n" + "add x10, x10, #0x40\n" "sqrdmulh v17.4s, v17.4s, v4.4s\n" "sqrdmulh v18.4s, v18.4s, v4.4s\n" "sqrdmulh v19.4s, v19.4s, v4.4s\n" @@ -336,100 +334,100 @@ void a64_hybrid_s8qa_mmla_4x16 ( "sshr v4.4s, v4.4s, #0x1f\n" "sshr v5.4s, v5.4s, #0x1f\n" "sshr v6.4s, v6.4s, #0x1f\n" + "sshr v7.4s, v7.4s, #0x1f\n" "sqadd v23.4s, v23.4s, v4.4s\n" "sqadd v17.4s, v17.4s, v5.4s\n" "sqadd v18.4s, v18.4s, v6.4s\n" - "sshr v7.4s, v7.4s, #0x1f\n" "sqadd v19.4s, v19.4s, v7.4s\n" "22:" // Height 1: no shift correction + "add x23, %x[qp], %[c_offset]\n" + "ld1r { v4.4s }, [x23]\n" "srshl v23.4s, v23.4s, v0.4s\n" - "add x22, %x[qp], %[c_offset]\n" - "ld1r { v4.4s }, [x22]\n" "srshl v17.4s, v17.4s, v0.4s\n" - "add x22, %x[qp], %[minval]\n" "srshl v18.4s, v18.4s, v0.4s\n" - "ld1r { v5.4s }, [x22]\n" - "add x22, %x[qp], %[maxval]\n" "srshl v19.4s, v19.4s, v0.4s\n" - "ld1r { v6.4s }, [x22]\n" - "cmp x9, #0x10\n" + "add x23, %x[qp], %[maxval]\n" + "ld1r { v6.4s }, [x23]\n" "add v23.4s, v23.4s, v4.4s\n" "add v17.4s, v17.4s, v4.4s\n" + "add x23, %x[qp], %[minval]\n" + "ld1r { v5.4s }, [x23]\n" "add v18.4s, v18.4s, v4.4s\n" "add v19.4s, v19.4s, v4.4s\n" + "cmp x9, #0x10\n" "smin v23.4s, v23.4s, v6.4s\n" "smin v17.4s, v17.4s, v6.4s\n" "smin v18.4s, v18.4s, v6.4s\n" + "smin v19.4s, v19.4s, v6.4s\n" "smax v23.4s, v23.4s, v5.4s\n" "smax v17.4s, v17.4s, v5.4s\n" "smax v18.4s, v18.4s, v5.4s\n" - "smin v19.4s, v19.4s, v6.4s\n" - "uzp1 v23.8h, v23.8h, v17.8h\n" "smax v19.4s, v19.4s, v5.4s\n" + "uzp1 v23.8h, v23.8h, v17.8h\n" "uzp1 v17.8h, v18.8h, v19.8h\n" "uzp1 v23.16b, v23.16b, v17.16b\n" "bge 31f\n" "tbz x9, #3, 26f\n" - "str d23, [x26], #0x8\n" + "str d23, [x27], #0x8\n" "tbz x9, #2, 24f\n" - "st1 { v23.s }[2], [x26], #0x4\n" + "st1 { v23.s }[2], [x27], #0x4\n" "tbz x9, #1, 23f\n" - "st1 { v23.h }[6], [x26], #0x2\n" + "st1 { v23.h }[6], [x27], #0x2\n" "tbz x9, #0, 30f\n" - "st1 { v23.b }[14], [x26]\n" + "st1 { v23.b }[14], [x27]\n" "b 30f\n" "23:" // Height 1: Partial direct writeback: partial_1_12 "tbz x9, #0, 30f\n" - "st1 { v23.b }[12], [x26]\n" + "st1 { v23.b }[12], [x27]\n" "b 30f\n" "24:" // Height 1: Partial direct writeback: partial_2_8 "tbz x9, #1, 25f\n" - "st1 { v23.h }[4], [x26], #0x2\n" + "st1 { v23.h }[4], [x27], #0x2\n" "tbz x9, #0, 30f\n" - "st1 { v23.b }[10], [x26]\n" + "st1 { v23.b }[10], [x27]\n" "b 30f\n" "25:" // Height 1: Partial direct writeback: partial_1_8 "tbz x9, #0, 30f\n" - "st1 { v23.b }[8], [x26]\n" + "st1 { v23.b }[8], [x27]\n" "b 30f\n" "26:" // Height 1: Partial direct writeback: partial_4_0 "tbz x9, #2, 28f\n" - "str s23, [x26], #0x4\n" + "str s23, [x27], #0x4\n" "tbz x9, #1, 27f\n" - "st1 { v23.h }[2], [x26], #0x2\n" + "st1 { v23.h }[2], [x27], #0x2\n" "tbz x9, #0, 30f\n" - "st1 { v23.b }[6], [x26]\n" + "st1 { v23.b }[6], [x27]\n" "b 30f\n" "27:" // Height 1: Partial direct writeback: partial_1_4 "tbz x9, #0, 30f\n" - "st1 { v23.b }[4], [x26]\n" + "st1 { v23.b }[4], [x27]\n" "b 30f\n" "28:" // Height 1: Partial direct writeback: partial_2_0 "tbz x9, #1, 29f\n" - "str h23, [x26], #0x2\n" + "str h23, [x27], #0x2\n" "tbz x9, #0, 30f\n" - "st1 { v23.b }[2], [x26]\n" + "st1 { v23.b }[2], [x27]\n" "b 30f\n" "29:" // Height 1: Partial direct writeback: partial_1_0 - "str b23, [x26, #0x0]\n" + "str b23, [x27, #0x0]\n" "30:" // Height 1: Partial direct writeback: Done "b 32f\n" "31:" // Height 1: Full writeback - "str q23, [x26, #0x0]\n" - "add x26, x26, #0x10\n" + "str q23, [x27, #0x0]\n" + "add x27, x27, #0x10\n" "32:" // Height 1: Writeback done "subs x9, x9, #0x10\n" "bgt 2b\n" "b 130f\n" "33:" // Height 2 + "mov x10, %x[col_bias]\n" "movi v11.4s, #0x0\n" - "ldr x9, [%x[args_ptr], %[offsetof_N]]\n" - "mov x27, %x[col_bias]\n" "movi v12.4s, #0x0\n" - "ldr x28, [%x[args_ptr], %[offsetof_B_ptr]]\n" "bic %x[flags], %x[flags], #0x80000000\n" "movi v15.16b, #0x1\n" - "mov x26, %x[output_ptr]\n" + "ldr x9, [%x[args_ptr], %[offsetof_N]]\n" + "ldr x28, [%x[args_ptr], %[offsetof_B_ptr]]\n" + "mov x27, %x[output_ptr]\n" "34:" // Height 2: Column loop "movi v16.4s, #0x0\n" "movi v17.4s, #0x0\n" @@ -440,64 +438,64 @@ void a64_hybrid_s8qa_mmla_4x16 ( "movi v22.4s, #0x0\n" "movi v23.4s, #0x0\n" "35:" // Height 2: setup done - "mov x25, #0x0\n" + "mov x26, #0x0\n" "36:" // Height 2: String loop "ldr x20, [%x[args_ptr], %[offsetof_string_lengths]]\n" - "ldr x19, [%x[args_ptr], %[offsetof_input_offset]]\n" - "ldr w24, [x20, x25, LSL #0x2]\n" + "ldr w25, [x20, x26, LSL #0x2]\n" + "ldr x20, [%x[args_ptr], %[offsetof_input_offset]]\n" "tbz %x[flags], #3, 37f\n" - "ldr x20, [%x[input_ptr], x25, LSL #0x3]\n" - "add x20, x20, x19, LSL #3\n" - "ldr x23, [x20, #0x0]\n" - "ldr x22, [x20, #0x8]\n" - "cbnz x25, 38f\n" - "ldr x19, [%x[args_ptr], %[offsetof_input_initial_col]]\n" - "add x23, x23, x19\n" - "add x22, x22, x19\n" + "ldr x21, [%x[input_ptr], x26, LSL #0x3]\n" + "add x21, x21, x20, LSL #3\n" + "ldr x24, [x21, #0x0]\n" + "ldr x23, [x21, #0x8]\n" + "cbnz x26, 38f\n" + "ldr x20, [%x[args_ptr], %[offsetof_input_initial_col]]\n" + "add x24, x24, x20\n" + "add x23, x23, x20\n" "b 38f\n" "37:" // Height 2: setup direct input - "mov x23, %x[input_ptr]\n" - "add x22, x23, x19\n" + "mov x24, %x[input_ptr]\n" + "add x23, x24, x20\n" "38:" // Height 2: input setup done - "cmp x24, #0x10\n" + "cmp x25, #0x10\n" "blt 43f\n" - "ldr q1, [x23, #0x0]\n" - "ldr q2, [x22, #0x0]\n" - "cmp x24, #0x20\n" - "blt 41f\n" - "39:" // Height 2: Multiply loop: Main loop head - "trn1 v0.2d, v1.2d, v2.2d\n" + "ldr q1, [x24, #0x0]\n" + "ldr q2, [x23, #0x0]\n" + "cmp x25, #0x20\n" "ldr q5, [x28, #0x0]\n" - "add x23, x23, #0x10\n" - "trn2 v1.2d, v1.2d, v2.2d\n" "ldr q6, [x28, #0x10]\n" - "add x22, x22, #0x10\n" - ".inst 0x4e85a410 // smmla v16.4s, v0.16b, v5.16b\n" "ldr q7, [x28, #0x20]\n" "ldr q8, [x28, #0x30]\n" - ".inst 0x4e86a414 // smmla v20.4s, v0.16b, v6.16b\n" "ldr q9, [x28, #0x40]\n" - ".inst 0x4e87a411 // smmla v17.4s, v0.16b, v7.16b\n" "ldr q10, [x28, #0x50]\n" - ".inst 0x4e88a415 // smmla v21.4s, v0.16b, v8.16b\n" "ldr q4, [x28, #0x60]\n" - ".inst 0x4e89a412 // smmla v18.4s, v0.16b, v9.16b\n" + "blt 41f\n" + "39:" // Height 2: Multiply loop: Main loop head + "trn1 v0.2d, v1.2d, v2.2d\n" + ".inst 0x4e85a410 // smmla v16.4s, v0.16b, v5.16b\n" "ldr q5, [x28, #0x70]\n" + ".inst 0x4e86a414 // smmla v20.4s, v0.16b, v6.16b\n" "ldr q6, [x28, #0x80]\n" - ".inst 0x4e8aa416 // smmla v22.4s, v0.16b, v10.16b\n" + "trn2 v1.2d, v1.2d, v2.2d\n" + ".inst 0x4e87a411 // smmla v17.4s, v0.16b, v7.16b\n" "ldr q7, [x28, #0x90]\n" + ".inst 0x4e88a415 // smmla v21.4s, v0.16b, v8.16b\n" "ldr q8, [x28, #0xa0]\n" - ".inst 0x4e84a413 // smmla v19.4s, v0.16b, v4.16b\n" + ".inst 0x4e89a412 // smmla v18.4s, v0.16b, v9.16b\n" "ldr q9, [x28, #0xb0]\n" - ".inst 0x4e85a417 // smmla v23.4s, v0.16b, v5.16b\n" - ".inst 0x4e86a430 // smmla v16.4s, v1.16b, v6.16b\n" + ".inst 0x4e8aa416 // smmla v22.4s, v0.16b, v10.16b\n" "ldr q10, [x28, #0xc0]\n" + ".inst 0x4e84a413 // smmla v19.4s, v0.16b, v4.16b\n" "ldr q4, [x28, #0xd0]\n" + ".inst 0x4e85a417 // smmla v23.4s, v0.16b, v5.16b\n" + "ldr q5, [x28, #0xe0]\n" + ".inst 0x4e86a430 // smmla v16.4s, v1.16b, v6.16b\n" + "ldr q6, [x28, #0xf0]\n" ".inst 0x4e87a434 // smmla v20.4s, v1.16b, v7.16b\n" + "add x24, x24, #0x10\n" ".inst 0x4e88a431 // smmla v17.4s, v1.16b, v8.16b\n" - "ldr q5, [x28, #0xe0]\n" + "add x23, x23, #0x10\n" ".inst 0x4e89a435 // smmla v21.4s, v1.16b, v9.16b\n" - "ldr q6, [x28, #0xf0]\n" "add x28, x28, #0x100\n" ".inst 0x4e8aa432 // smmla v18.4s, v1.16b, v10.16b\n" ".inst 0x4e84a436 // smmla v22.4s, v1.16b, v4.16b\n" @@ -507,49 +505,49 @@ void a64_hybrid_s8qa_mmla_4x16 ( ".inst 0x4e8f940b // sdot v11.4s, v0.16b, v15.16b\n" ".inst 0x4e8f942b // sdot v11.4s, v1.16b, v15.16b\n" "40:" // Height 2: Multiply loop: unique 5: skip row sum - "prfm pldl1keep, [x23, #0x80]\n" - "sub x24, x24, #0x10\n" - "prfm pldl1keep, [x22, #0x80]\n" - "cmp x24, #0x20\n" - "ldr q1, [x23, #0x0]\n" - "ldr q2, [x22, #0x0]\n" - "bge 39b\n" - "41:" // Height 2: Multiply loop: Single iteration only - "trn1 v0.2d, v1.2d, v2.2d\n" + "ldr q1, [x24, #0x0]\n" + "ldr q2, [x23, #0x0]\n" + "sub x25, x25, #0x10\n" + "cmp x25, #0x20\n" "ldr q5, [x28, #0x0]\n" - "sub x24, x24, #0x10\n" - "trn2 v1.2d, v1.2d, v2.2d\n" "ldr q6, [x28, #0x10]\n" - "add x23, x23, #0x10\n" - ".inst 0x4e85a410 // smmla v16.4s, v0.16b, v5.16b\n" "ldr q7, [x28, #0x20]\n" - "add x22, x22, #0x10\n" - ".inst 0x4e86a414 // smmla v20.4s, v0.16b, v6.16b\n" "ldr q8, [x28, #0x30]\n" "ldr q9, [x28, #0x40]\n" - ".inst 0x4e87a411 // smmla v17.4s, v0.16b, v7.16b\n" "ldr q10, [x28, #0x50]\n" "ldr q4, [x28, #0x60]\n" - ".inst 0x4e88a415 // smmla v21.4s, v0.16b, v8.16b\n" - ".inst 0x4e89a412 // smmla v18.4s, v0.16b, v9.16b\n" + "prfm pldl1keep, [x24, #0x80]\n" + "prfm pldl1keep, [x23, #0x80]\n" + "bge 39b\n" + "41:" // Height 2: Multiply loop: Single iteration only + "trn1 v0.2d, v1.2d, v2.2d\n" + ".inst 0x4e85a410 // smmla v16.4s, v0.16b, v5.16b\n" "ldr q5, [x28, #0x70]\n" + ".inst 0x4e86a414 // smmla v20.4s, v0.16b, v6.16b\n" "ldr q6, [x28, #0x80]\n" - ".inst 0x4e8aa416 // smmla v22.4s, v0.16b, v10.16b\n" + "trn2 v1.2d, v1.2d, v2.2d\n" + ".inst 0x4e87a411 // smmla v17.4s, v0.16b, v7.16b\n" "ldr q7, [x28, #0x90]\n" - ".inst 0x4e84a413 // smmla v19.4s, v0.16b, v4.16b\n" + ".inst 0x4e88a415 // smmla v21.4s, v0.16b, v8.16b\n" "ldr q8, [x28, #0xa0]\n" + ".inst 0x4e89a412 // smmla v18.4s, v0.16b, v9.16b\n" "ldr q9, [x28, #0xb0]\n" - ".inst 0x4e85a417 // smmla v23.4s, v0.16b, v5.16b\n" - ".inst 0x4e86a430 // smmla v16.4s, v1.16b, v6.16b\n" + ".inst 0x4e8aa416 // smmla v22.4s, v0.16b, v10.16b\n" "ldr q10, [x28, #0xc0]\n" + ".inst 0x4e84a413 // smmla v19.4s, v0.16b, v4.16b\n" "ldr q4, [x28, #0xd0]\n" - ".inst 0x4e87a434 // smmla v20.4s, v1.16b, v7.16b\n" + ".inst 0x4e85a417 // smmla v23.4s, v0.16b, v5.16b\n" "ldr q5, [x28, #0xe0]\n" + ".inst 0x4e86a430 // smmla v16.4s, v1.16b, v6.16b\n" + "ldr q6, [x28, #0xf0]\n" + "sub x25, x25, #0x10\n" + ".inst 0x4e87a434 // smmla v20.4s, v1.16b, v7.16b\n" ".inst 0x4e88a431 // smmla v17.4s, v1.16b, v8.16b\n" + "add x24, x24, #0x10\n" + "add x23, x23, #0x10\n" ".inst 0x4e89a435 // smmla v21.4s, v1.16b, v9.16b\n" - "ldr q6, [x28, #0xf0]\n" - "add x28, x28, #0x100\n" ".inst 0x4e8aa432 // smmla v18.4s, v1.16b, v10.16b\n" + "add x28, x28, #0x100\n" ".inst 0x4e84a436 // smmla v22.4s, v1.16b, v4.16b\n" ".inst 0x4e85a433 // smmla v19.4s, v1.16b, v5.16b\n" ".inst 0x4e86a437 // smmla v23.4s, v1.16b, v6.16b\n" @@ -557,136 +555,136 @@ void a64_hybrid_s8qa_mmla_4x16 ( ".inst 0x4e8f940b // sdot v11.4s, v0.16b, v15.16b\n" ".inst 0x4e8f942b // sdot v11.4s, v1.16b, v15.16b\n" "42:" // Height 2: Multiply loop: unique 6: skip row sum + "prfm pldl1keep, [x24, #0x80]\n" "prfm pldl1keep, [x23, #0x80]\n" - "prfm pldl1keep, [x22, #0x80]\n" "43:" // Height 2: Multiply loop: Main loop skip - "cbz x24, 52f\n" - "cmp x24, #0x8\n" + "cbz x25, 52f\n" + "cmp x25, #0x8\n" "blt 46f\n" "44:" // Height 2: Multiply loop: Odd block loop - "ldr d1, [x23], #0x8\n" - "ldr d2, [x22], #0x8\n" + "ldr d1, [x24], #0x8\n" + "ldr d2, [x23], #0x8\n" "trn1 v0.2d, v1.2d, v2.2d\n" "tbnz %x[flags], #31, 45f\n" ".inst 0x4e8f940b // sdot v11.4s, v0.16b, v15.16b\n" "45:" // Height 2: Multiply loop: unique 7: skip row sum "ldr q8, [x28, #0x0]\n" - ".inst 0x4e88a410 // smmla v16.4s, v0.16b, v8.16b\n" "ldr q9, [x28, #0x10]\n" - "sub x24, x24, #0x8\n" - ".inst 0x4e89a414 // smmla v20.4s, v0.16b, v9.16b\n" + ".inst 0x4e88a410 // smmla v16.4s, v0.16b, v8.16b\n" + "sub x25, x25, #0x8\n" "ldr q10, [x28, #0x20]\n" - "cmp x24, #0x8\n" - ".inst 0x4e8aa411 // smmla v17.4s, v0.16b, v10.16b\n" "ldr q4, [x28, #0x30]\n" + "cmp x25, #0x8\n" + ".inst 0x4e89a414 // smmla v20.4s, v0.16b, v9.16b\n" "ldr q5, [x28, #0x40]\n" - ".inst 0x4e84a415 // smmla v21.4s, v0.16b, v4.16b\n" "ldr q6, [x28, #0x50]\n" - ".inst 0x4e85a412 // smmla v18.4s, v0.16b, v5.16b\n" + ".inst 0x4e8aa411 // smmla v17.4s, v0.16b, v10.16b\n" + ".inst 0x4e84a415 // smmla v21.4s, v0.16b, v4.16b\n" "ldr q7, [x28, #0x60]\n" "ldr q8, [x28, #0x70]\n" + ".inst 0x4e85a412 // smmla v18.4s, v0.16b, v5.16b\n" ".inst 0x4e86a416 // smmla v22.4s, v0.16b, v6.16b\n" - "add x28, x28, #0x80\n" ".inst 0x4e87a413 // smmla v19.4s, v0.16b, v7.16b\n" ".inst 0x4e88a417 // smmla v23.4s, v0.16b, v8.16b\n" + "add x28, x28, #0x80\n" "bge 44b\n" - "cbz x24, 52f\n" "46:" // Height 2: Multiply loop: Skip odd blocks - "tbz x24, #2, 48f\n" - "ldr s1, [x23], #0x4\n" - "ldr s2, [x22], #0x4\n" - "tbz x24, #1, 47f\n" - "ld1 { v1.h }[2], [x23], #0x2\n" - "ld1 { v2.h }[2], [x22], #0x2\n" - "tbz x24, #0, 50f\n" - "ld1 { v1.b }[6], [x23]\n" - "ld1 { v2.b }[6], [x22]\n" + "cbz x25, 52f\n" + "tbz x25, #2, 48f\n" + "ldr s1, [x24], #0x4\n" + "ldr s2, [x23], #0x4\n" + "tbz x25, #1, 47f\n" + "ld1 { v1.h }[2], [x24], #0x2\n" + "ld1 { v2.h }[2], [x23], #0x2\n" + "tbz x25, #0, 50f\n" + "ld1 { v1.b }[6], [x24]\n" + "ld1 { v2.b }[6], [x23]\n" "b 50f\n" "47:" // Height 2: Multiply loop: Ragged operand read: partial_1_4 - "tbz x24, #0, 50f\n" - "ld1 { v1.b }[4], [x23]\n" - "ld1 { v2.b }[4], [x22]\n" + "tbz x25, #0, 50f\n" + "ld1 { v1.b }[4], [x24]\n" + "ld1 { v2.b }[4], [x23]\n" "b 50f\n" "48:" // Height 2: Multiply loop: Ragged operand read: partial_2_0 - "tbz x24, #1, 49f\n" - "ldr h1, [x23], #0x2\n" - "ldr h2, [x22], #0x2\n" - "tbz x24, #0, 50f\n" - "ld1 { v1.b }[2], [x23]\n" - "ld1 { v2.b }[2], [x22]\n" + "tbz x25, #1, 49f\n" + "ldr h1, [x24], #0x2\n" + "ldr h2, [x23], #0x2\n" + "tbz x25, #0, 50f\n" + "ld1 { v1.b }[2], [x24]\n" + "ld1 { v2.b }[2], [x23]\n" "b 50f\n" "49:" // Height 2: Multiply loop: Ragged operand read: partial_1_0 - "ldr b1, [x23, #0x0]\n" - "ldr b2, [x22, #0x0]\n" + "ldr b1, [x24, #0x0]\n" + "ldr b2, [x23, #0x0]\n" "50:" // Height 2: Multiply loop: Ragged operand read: Done "trn1 v0.2d, v1.2d, v2.2d\n" "tbnz %x[flags], #31, 51f\n" ".inst 0x4e8f940b // sdot v11.4s, v0.16b, v15.16b\n" "51:" // Height 2: Multiply loop: unique 8: skip row sum "ldr q10, [x28, #0x0]\n" - ".inst 0x4e8aa410 // smmla v16.4s, v0.16b, v10.16b\n" "ldr q4, [x28, #0x10]\n" - "ldr q5, [x28, #0x20]\n" + ".inst 0x4e8aa410 // smmla v16.4s, v0.16b, v10.16b\n" ".inst 0x4e84a414 // smmla v20.4s, v0.16b, v4.16b\n" + "ldr q5, [x28, #0x20]\n" "ldr q6, [x28, #0x30]\n" ".inst 0x4e85a411 // smmla v17.4s, v0.16b, v5.16b\n" + ".inst 0x4e86a415 // smmla v21.4s, v0.16b, v6.16b\n" "ldr q7, [x28, #0x40]\n" "ldr q8, [x28, #0x50]\n" - ".inst 0x4e86a415 // smmla v21.4s, v0.16b, v6.16b\n" - "ldr q9, [x28, #0x60]\n" - "ldr q10, [x28, #0x70]\n" ".inst 0x4e87a412 // smmla v18.4s, v0.16b, v7.16b\n" - "add x28, x28, #0x80\n" ".inst 0x4e88a416 // smmla v22.4s, v0.16b, v8.16b\n" + "ldr q9, [x28, #0x60]\n" + "ldr q10, [x28, #0x70]\n" ".inst 0x4e89a413 // smmla v19.4s, v0.16b, v9.16b\n" ".inst 0x4e8aa417 // smmla v23.4s, v0.16b, v10.16b\n" + "add x28, x28, #0x80\n" "52:" // Height 2: Multiply loop: No odd multiplies - "ldr w19, [%x[args_ptr], %[offsetof_num_strings]]\n" - "add x25, x25, #0x1\n" - "cmp x25, x19\n" + "ldr w20, [%x[args_ptr], %[offsetof_num_strings]]\n" + "add x26, x26, #0x1\n" + "cmp x26, x20\n" "bne 36b\n" + "ldr x20, [%x[args_ptr], %[offsetof_output_offset]]\n" "uzp1 v4.2d, v16.2d, v20.2d\n" - "ldr x19, [%x[args_ptr], %[offsetof_output_offset]]\n" + "add x22, x27, x20\n" "uzp2 v16.2d, v16.2d, v20.2d\n" - "prfm pstl1keep, [x26, #0x0]\n" - "add x21, x26, x19\n" "uzp1 v20.2d, v17.2d, v21.2d\n" - "prfm pstl1keep, [x21, #0x0]\n" "uzp2 v17.2d, v17.2d, v21.2d\n" + "prfm pstl1keep, [x27, #0x0]\n" + "prfm pstl1keep, [x22, #0x0]\n" "uzp1 v21.2d, v18.2d, v22.2d\n" "uzp2 v18.2d, v18.2d, v22.2d\n" "uzp1 v22.2d, v19.2d, v23.2d\n" "uzp2 v19.2d, v19.2d, v23.2d\n" "mov v23.16b, v4.16b\n" "tbnz %x[flags], #31, 53f\n" + "add x23, %x[qp], %[b_offset]\n" + "ld1r { v2.4s }, [x23]\n" "addp v11.4s, v11.4s, v11.4s\n" - "add x22, %x[qp], %[b_offset]\n" - "ld1r { v2.4s }, [x22]\n" + "neg v2.4s, v2.4s\n" "dup v12.4s, v11.s[3]\n" "dup v11.4s, v11.s[0]\n" - "neg v2.4s, v2.4s\n" "mul v11.4s, v11.4s, v2.4s\n" "mul v12.4s, v12.4s, v2.4s\n" "53:" // Height 2: skip row sum fixup + "ldr q0, [x10, #0x0]\n" + "ldr q1, [x10, #0x10]\n" "add v23.4s, v23.4s, v11.4s\n" - "ldr q0, [x27, #0x0]\n" - "orr %x[flags], %x[flags], #0x80000000\n" "add v20.4s, v20.4s, v11.4s\n" - "ldr q1, [x27, #0x10]\n" - "add x23, %x[qp], %[per_layer_right_shift]\n" + "ldr q2, [x10, #0x20]\n" + "ldr q3, [x10, #0x30]\n" "add v21.4s, v21.4s, v11.4s\n" - "ldr q2, [x27, #0x20]\n" - "add x22, %x[qp], %[per_layer_mul]\n" "add v22.4s, v22.4s, v11.4s\n" - "ldr q3, [x27, #0x30]\n" - "add x27, x27, #0x40\n" "add v16.4s, v16.4s, v12.4s\n" - "ld1r { v4.4s }, [x22]\n" "add v17.4s, v17.4s, v12.4s\n" + "add x23, %x[qp], %[per_layer_mul]\n" + "ld1r { v4.4s }, [x23]\n" "add v18.4s, v18.4s, v12.4s\n" "add v19.4s, v19.4s, v12.4s\n" + "orr %x[flags], %x[flags], #0x80000000\n" + "add x23, %x[qp], %[per_layer_right_shift]\n" "add v23.4s, v23.4s, v0.4s\n" "add v20.4s, v20.4s, v1.4s\n" + "add x10, x10, #0x40\n" "add v21.4s, v21.4s, v2.4s\n" "add v22.4s, v22.4s, v3.4s\n" "add v16.4s, v16.4s, v0.4s\n" @@ -704,154 +702,154 @@ void a64_hybrid_s8qa_mmla_4x16 ( "sqrdmulh v19.4s, v19.4s, v4.4s\n" "tbz %x[flags], #5, 54f\n" "and v4.16b, v23.16b, v0.16b\n" - "and v5.16b, v20.16b, v0.16b\n" - "and v6.16b, v21.16b, v0.16b\n" "sshr v4.4s, v4.4s, #0x1f\n" - "sshr v5.4s, v5.4s, #0x1f\n" - "sshr v6.4s, v6.4s, #0x1f\n" "sqadd v23.4s, v23.4s, v4.4s\n" - "sqadd v20.4s, v20.4s, v5.4s\n" - "sqadd v21.4s, v21.4s, v6.4s\n" + "and v5.16b, v20.16b, v0.16b\n" + "and v6.16b, v21.16b, v0.16b\n" "and v7.16b, v22.16b, v0.16b\n" "and v8.16b, v16.16b, v0.16b\n" "and v9.16b, v17.16b, v0.16b\n" + "and v10.16b, v18.16b, v0.16b\n" + "and v4.16b, v19.16b, v0.16b\n" + "sshr v5.4s, v5.4s, #0x1f\n" + "sshr v6.4s, v6.4s, #0x1f\n" "sshr v7.4s, v7.4s, #0x1f\n" "sshr v8.4s, v8.4s, #0x1f\n" "sshr v9.4s, v9.4s, #0x1f\n" + "sshr v10.4s, v10.4s, #0x1f\n" + "sshr v4.4s, v4.4s, #0x1f\n" + "sqadd v20.4s, v20.4s, v5.4s\n" + "sqadd v21.4s, v21.4s, v6.4s\n" "sqadd v22.4s, v22.4s, v7.4s\n" "sqadd v16.4s, v16.4s, v8.4s\n" "sqadd v17.4s, v17.4s, v9.4s\n" - "and v10.16b, v18.16b, v0.16b\n" - "and v4.16b, v19.16b, v0.16b\n" - "sshr v10.4s, v10.4s, #0x1f\n" - "sshr v4.4s, v4.4s, #0x1f\n" "sqadd v18.4s, v18.4s, v10.4s\n" "sqadd v19.4s, v19.4s, v4.4s\n" "54:" // Height 2: no shift correction + "add x23, %x[qp], %[c_offset]\n" + "ld1r { v4.4s }, [x23]\n" "srshl v23.4s, v23.4s, v0.4s\n" - "add x22, %x[qp], %[c_offset]\n" - "ld1r { v4.4s }, [x22]\n" "srshl v20.4s, v20.4s, v0.4s\n" - "add x22, %x[qp], %[minval]\n" "srshl v21.4s, v21.4s, v0.4s\n" - "ld1r { v5.4s }, [x22]\n" - "add x22, %x[qp], %[maxval]\n" "srshl v22.4s, v22.4s, v0.4s\n" - "ld1r { v6.4s }, [x22]\n" - "cmp x9, #0x10\n" + "add x23, %x[qp], %[maxval]\n" + "ld1r { v6.4s }, [x23]\n" "srshl v16.4s, v16.4s, v0.4s\n" "srshl v17.4s, v17.4s, v0.4s\n" + "add x23, %x[qp], %[minval]\n" + "ld1r { v5.4s }, [x23]\n" + "srshl v18.4s, v18.4s, v0.4s\n" + "srshl v19.4s, v19.4s, v0.4s\n" + "cmp x9, #0x10\n" "add v23.4s, v23.4s, v4.4s\n" "add v20.4s, v20.4s, v4.4s\n" "add v21.4s, v21.4s, v4.4s\n" - "smin v23.4s, v23.4s, v6.4s\n" - "smin v20.4s, v20.4s, v6.4s\n" - "smin v21.4s, v21.4s, v6.4s\n" - "smax v23.4s, v23.4s, v5.4s\n" - "smax v20.4s, v20.4s, v5.4s\n" - "smax v21.4s, v21.4s, v5.4s\n" "add v22.4s, v22.4s, v4.4s\n" "add v16.4s, v16.4s, v4.4s\n" "add v17.4s, v17.4s, v4.4s\n" + "add v18.4s, v18.4s, v4.4s\n" + "add v19.4s, v19.4s, v4.4s\n" + "smin v23.4s, v23.4s, v6.4s\n" + "smin v20.4s, v20.4s, v6.4s\n" + "smin v21.4s, v21.4s, v6.4s\n" "smin v22.4s, v22.4s, v6.4s\n" "smin v16.4s, v16.4s, v6.4s\n" "smin v17.4s, v17.4s, v6.4s\n" + "smin v18.4s, v18.4s, v6.4s\n" + "smin v19.4s, v19.4s, v6.4s\n" + "smax v23.4s, v23.4s, v5.4s\n" + "smax v20.4s, v20.4s, v5.4s\n" + "smax v21.4s, v21.4s, v5.4s\n" "smax v22.4s, v22.4s, v5.4s\n" "smax v16.4s, v16.4s, v5.4s\n" "smax v17.4s, v17.4s, v5.4s\n" - "srshl v18.4s, v18.4s, v0.4s\n" - "srshl v19.4s, v19.4s, v0.4s\n" + "smax v18.4s, v18.4s, v5.4s\n" + "smax v19.4s, v19.4s, v5.4s\n" "uzp1 v23.8h, v23.8h, v20.8h\n" "uzp1 v20.8h, v21.8h, v22.8h\n" - "add v18.4s, v18.4s, v4.4s\n" - "add v19.4s, v19.4s, v4.4s\n" "uzp1 v16.8h, v16.8h, v17.8h\n" - "smin v18.4s, v18.4s, v6.4s\n" - "smin v19.4s, v19.4s, v6.4s\n" - "uzp1 v23.16b, v23.16b, v20.16b\n" - "smax v18.4s, v18.4s, v5.4s\n" - "smax v19.4s, v19.4s, v5.4s\n" "uzp1 v17.8h, v18.8h, v19.8h\n" + "uzp1 v23.16b, v23.16b, v20.16b\n" "uzp1 v16.16b, v16.16b, v17.16b\n" "bge 63f\n" "tbz x9, #3, 58f\n" - "str d23, [x26], #0x8\n" - "str d16, [x21], #0x8\n" + "str d23, [x27], #0x8\n" + "str d16, [x22], #0x8\n" "tbz x9, #2, 56f\n" - "st1 { v23.s }[2], [x26], #0x4\n" - "st1 { v16.s }[2], [x21], #0x4\n" + "st1 { v23.s }[2], [x27], #0x4\n" + "st1 { v16.s }[2], [x22], #0x4\n" "tbz x9, #1, 55f\n" - "st1 { v23.h }[6], [x26], #0x2\n" - "st1 { v16.h }[6], [x21], #0x2\n" + "st1 { v23.h }[6], [x27], #0x2\n" + "st1 { v16.h }[6], [x22], #0x2\n" "tbz x9, #0, 62f\n" - "st1 { v23.b }[14], [x26]\n" - "st1 { v16.b }[14], [x21]\n" + "st1 { v23.b }[14], [x27]\n" + "st1 { v16.b }[14], [x22]\n" "b 62f\n" "55:" // Height 2: Partial direct writeback: partial_1_12 "tbz x9, #0, 62f\n" - "st1 { v23.b }[12], [x26]\n" - "st1 { v16.b }[12], [x21]\n" + "st1 { v23.b }[12], [x27]\n" + "st1 { v16.b }[12], [x22]\n" "b 62f\n" "56:" // Height 2: Partial direct writeback: partial_2_8 "tbz x9, #1, 57f\n" - "st1 { v23.h }[4], [x26], #0x2\n" - "st1 { v16.h }[4], [x21], #0x2\n" + "st1 { v23.h }[4], [x27], #0x2\n" + "st1 { v16.h }[4], [x22], #0x2\n" "tbz x9, #0, 62f\n" - "st1 { v23.b }[10], [x26]\n" - "st1 { v16.b }[10], [x21]\n" + "st1 { v23.b }[10], [x27]\n" + "st1 { v16.b }[10], [x22]\n" "b 62f\n" "57:" // Height 2: Partial direct writeback: partial_1_8 "tbz x9, #0, 62f\n" - "st1 { v23.b }[8], [x26]\n" - "st1 { v16.b }[8], [x21]\n" + "st1 { v23.b }[8], [x27]\n" + "st1 { v16.b }[8], [x22]\n" "b 62f\n" "58:" // Height 2: Partial direct writeback: partial_4_0 "tbz x9, #2, 60f\n" - "str s23, [x26], #0x4\n" - "str s16, [x21], #0x4\n" + "str s23, [x27], #0x4\n" + "str s16, [x22], #0x4\n" "tbz x9, #1, 59f\n" - "st1 { v23.h }[2], [x26], #0x2\n" - "st1 { v16.h }[2], [x21], #0x2\n" + "st1 { v23.h }[2], [x27], #0x2\n" + "st1 { v16.h }[2], [x22], #0x2\n" "tbz x9, #0, 62f\n" - "st1 { v23.b }[6], [x26]\n" - "st1 { v16.b }[6], [x21]\n" + "st1 { v23.b }[6], [x27]\n" + "st1 { v16.b }[6], [x22]\n" "b 62f\n" "59:" // Height 2: Partial direct writeback: partial_1_4 "tbz x9, #0, 62f\n" - "st1 { v23.b }[4], [x26]\n" - "st1 { v16.b }[4], [x21]\n" + "st1 { v23.b }[4], [x27]\n" + "st1 { v16.b }[4], [x22]\n" "b 62f\n" "60:" // Height 2: Partial direct writeback: partial_2_0 "tbz x9, #1, 61f\n" - "str h23, [x26], #0x2\n" - "str h16, [x21], #0x2\n" + "str h23, [x27], #0x2\n" + "str h16, [x22], #0x2\n" "tbz x9, #0, 62f\n" - "st1 { v23.b }[2], [x26]\n" - "st1 { v16.b }[2], [x21]\n" + "st1 { v23.b }[2], [x27]\n" + "st1 { v16.b }[2], [x22]\n" "b 62f\n" "61:" // Height 2: Partial direct writeback: partial_1_0 - "str b23, [x26, #0x0]\n" - "str b16, [x21, #0x0]\n" + "str b23, [x27, #0x0]\n" + "str b16, [x22, #0x0]\n" "62:" // Height 2: Partial direct writeback: Done "b 64f\n" "63:" // Height 2: Full writeback - "str q23, [x26, #0x0]\n" - "add x26, x26, #0x10\n" - "str q16, [x21, #0x0]\n" + "str q23, [x27, #0x0]\n" + "add x27, x27, #0x10\n" + "str q16, [x22, #0x0]\n" "64:" // Height 2: Writeback done "subs x9, x9, #0x10\n" "bgt 34b\n" "b 130f\n" "65:" // Height 3 + "mov x10, %x[col_bias]\n" "movi v11.4s, #0x0\n" - "ldr x9, [%x[args_ptr], %[offsetof_N]]\n" - "mov x27, %x[col_bias]\n" "movi v12.4s, #0x0\n" - "ldr x28, [%x[args_ptr], %[offsetof_B_ptr]]\n" "bic %x[flags], %x[flags], #0x80000000\n" "movi v13.4s, #0x0\n" - "mov x26, %x[output_ptr]\n" "movi v15.16b, #0x1\n" + "ldr x9, [%x[args_ptr], %[offsetof_N]]\n" + "ldr x28, [%x[args_ptr], %[offsetof_B_ptr]]\n" + "mov x27, %x[output_ptr]\n" "66:" // Height 3: Column loop "movi v16.4s, #0x0\n" "movi v17.4s, #0x0\n" @@ -870,65 +868,65 @@ void a64_hybrid_s8qa_mmla_4x16 ( "movi v30.4s, #0x0\n" "movi v31.4s, #0x0\n" "67:" // Height 3: setup done - "mov x25, #0x0\n" + "mov x26, #0x0\n" "68:" // Height 3: String loop "ldr x20, [%x[args_ptr], %[offsetof_string_lengths]]\n" - "ldr x19, [%x[args_ptr], %[offsetof_input_offset]]\n" - "ldr w24, [x20, x25, LSL #0x2]\n" + "ldr w25, [x20, x26, LSL #0x2]\n" + "ldr x20, [%x[args_ptr], %[offsetof_input_offset]]\n" "tbz %x[flags], #3, 69f\n" - "ldr x20, [%x[input_ptr], x25, LSL #0x3]\n" - "add x20, x20, x19, LSL #3\n" - "ldr x23, [x20, #0x0]\n" - "ldr x22, [x20, #0x8]\n" - "ldr x21, [x20, #0x10]\n" - "cbnz x25, 70f\n" - "ldr x19, [%x[args_ptr], %[offsetof_input_initial_col]]\n" - "add x23, x23, x19\n" - "add x22, x22, x19\n" - "add x21, x21, x19\n" + "ldr x21, [%x[input_ptr], x26, LSL #0x3]\n" + "add x21, x21, x20, LSL #3\n" + "ldr x24, [x21, #0x0]\n" + "ldr x23, [x21, #0x8]\n" + "ldr x22, [x21, #0x10]\n" + "cbnz x26, 70f\n" + "ldr x20, [%x[args_ptr], %[offsetof_input_initial_col]]\n" + "add x24, x24, x20\n" + "add x23, x23, x20\n" + "add x22, x22, x20\n" "b 70f\n" "69:" // Height 3: setup direct input - "mov x23, %x[input_ptr]\n" - "add x22, x23, x19\n" - "add x21, x22, x19\n" + "mov x24, %x[input_ptr]\n" + "add x23, x24, x20\n" + "add x22, x23, x20\n" "70:" // Height 3: input setup done - "cmp x24, #0x10\n" + "cmp x25, #0x10\n" "blt 75f\n" - "ldr q1, [x23, #0x0]\n" - "ldr q2, [x22, #0x0]\n" - "cmp x24, #0x20\n" - "blt 73f\n" - "71:" // Height 3: Multiply loop: Main loop head - "trn1 v0.2d, v1.2d, v2.2d\n" - "ldr q3, [x21, #0x0]\n" - "trn2 v1.2d, v1.2d, v2.2d\n" + "ldr q1, [x24, #0x0]\n" + "ldr q2, [x23, #0x0]\n" + "cmp x25, #0x20\n" + "ldr q3, [x22, #0x0]\n" "ldr q5, [x28, #0x0]\n" - "add x23, x23, #0x10\n" - "trn1 v2.2d, v3.2d, v4.2d\n" "ldr q6, [x28, #0x10]\n" - "add x22, x22, #0x10\n" - "trn2 v3.2d, v3.2d, v4.2d\n" "ldr q7, [x28, #0x20]\n" - "add x21, x21, #0x10\n" - ".inst 0x4e85a410 // smmla v16.4s, v0.16b, v5.16b\n" "ldr q8, [x28, #0x30]\n" - ".inst 0x4e85a458 // smmla v24.4s, v2.16b, v5.16b\n" "ldr q9, [x28, #0x40]\n" "ldr q10, [x28, #0x50]\n" + "blt 73f\n" + "71:" // Height 3: Multiply loop: Main loop head + "trn1 v0.2d, v1.2d, v2.2d\n" + "trn2 v1.2d, v1.2d, v2.2d\n" + ".inst 0x4e85a410 // smmla v16.4s, v0.16b, v5.16b\n" + "trn1 v2.2d, v3.2d, v4.2d\n" + ".inst 0x4e85a458 // smmla v24.4s, v2.16b, v5.16b\n" + "ldr q5, [x28, #0x70]\n" ".inst 0x4e86a414 // smmla v20.4s, v0.16b, v6.16b\n" - ".inst 0x4e86a45c // smmla v28.4s, v2.16b, v6.16b\n" + "trn2 v3.2d, v3.2d, v4.2d\n" "ldr q4, [x28, #0x60]\n" + ".inst 0x4e86a45c // smmla v28.4s, v2.16b, v6.16b\n" + "ldr q6, [x28, #0x80]\n" ".inst 0x4e87a411 // smmla v17.4s, v0.16b, v7.16b\n" - "ldr q5, [x28, #0x70]\n" ".inst 0x4e87a459 // smmla v25.4s, v2.16b, v7.16b\n" - "ldr q6, [x28, #0x80]\n" - ".inst 0x4e88a415 // smmla v21.4s, v0.16b, v8.16b\n" "ldr q7, [x28, #0x90]\n" + "add x24, x24, #0x10\n" + ".inst 0x4e88a415 // smmla v21.4s, v0.16b, v8.16b\n" ".inst 0x4e88a45d // smmla v29.4s, v2.16b, v8.16b\n" "ldr q8, [x28, #0xa0]\n" + "add x23, x23, #0x10\n" ".inst 0x4e89a412 // smmla v18.4s, v0.16b, v9.16b\n" ".inst 0x4e89a45a // smmla v26.4s, v2.16b, v9.16b\n" "ldr q9, [x28, #0xb0]\n" + "add x22, x22, #0x10\n" ".inst 0x4e8aa416 // smmla v22.4s, v0.16b, v10.16b\n" ".inst 0x4e8aa45e // smmla v30.4s, v2.16b, v10.16b\n" "ldr q10, [x28, #0xc0]\n" @@ -962,49 +960,49 @@ void a64_hybrid_s8qa_mmla_4x16 ( ".inst 0x4e8f942b // sdot v11.4s, v1.16b, v15.16b\n" ".inst 0x4e8f946d // sdot v13.4s, v3.16b, v15.16b\n" "72:" // Height 3: Multiply loop: unique 9: skip row sum + "ldr q1, [x24, #0x0]\n" + "ldr q2, [x23, #0x0]\n" + "sub x25, x25, #0x10\n" + "cmp x25, #0x20\n" + "ldr q3, [x22, #0x0]\n" + "ldr q5, [x28, #0x0]\n" + "ldr q6, [x28, #0x10]\n" + "ldr q7, [x28, #0x20]\n" + "ldr q8, [x28, #0x30]\n" + "ldr q9, [x28, #0x40]\n" + "ldr q10, [x28, #0x50]\n" + "prfm pldl1keep, [x24, #0x80]\n" "prfm pldl1keep, [x23, #0x80]\n" - "sub x24, x24, #0x10\n" "prfm pldl1keep, [x22, #0x80]\n" - "cmp x24, #0x20\n" - "prfm pldl1keep, [x21, #0x80]\n" - "ldr q1, [x23, #0x0]\n" - "ldr q2, [x22, #0x0]\n" "bge 71b\n" "73:" // Height 3: Multiply loop: Single iteration only "trn1 v0.2d, v1.2d, v2.2d\n" - "ldr q3, [x21, #0x0]\n" - "sub x24, x24, #0x10\n" "trn2 v1.2d, v1.2d, v2.2d\n" - "ldr q5, [x28, #0x0]\n" - "trn1 v2.2d, v3.2d, v4.2d\n" - "ldr q6, [x28, #0x10]\n" - "add x23, x23, #0x10\n" - "trn2 v3.2d, v3.2d, v4.2d\n" - "ldr q7, [x28, #0x20]\n" - "add x22, x22, #0x10\n" ".inst 0x4e85a410 // smmla v16.4s, v0.16b, v5.16b\n" - "ldr q8, [x28, #0x30]\n" - "add x21, x21, #0x10\n" + "trn1 v2.2d, v3.2d, v4.2d\n" ".inst 0x4e85a458 // smmla v24.4s, v2.16b, v5.16b\n" - "ldr q9, [x28, #0x40]\n" - "ldr q10, [x28, #0x50]\n" + "ldr q5, [x28, #0x70]\n" ".inst 0x4e86a414 // smmla v20.4s, v0.16b, v6.16b\n" - ".inst 0x4e86a45c // smmla v28.4s, v2.16b, v6.16b\n" + "trn2 v3.2d, v3.2d, v4.2d\n" "ldr q4, [x28, #0x60]\n" + ".inst 0x4e86a45c // smmla v28.4s, v2.16b, v6.16b\n" + "ldr q6, [x28, #0x80]\n" ".inst 0x4e87a411 // smmla v17.4s, v0.16b, v7.16b\n" - "ldr q5, [x28, #0x70]\n" ".inst 0x4e87a459 // smmla v25.4s, v2.16b, v7.16b\n" - "ldr q6, [x28, #0x80]\n" - ".inst 0x4e88a415 // smmla v21.4s, v0.16b, v8.16b\n" "ldr q7, [x28, #0x90]\n" + "sub x25, x25, #0x10\n" + ".inst 0x4e88a415 // smmla v21.4s, v0.16b, v8.16b\n" ".inst 0x4e88a45d // smmla v29.4s, v2.16b, v8.16b\n" "ldr q8, [x28, #0xa0]\n" + "add x24, x24, #0x10\n" ".inst 0x4e89a412 // smmla v18.4s, v0.16b, v9.16b\n" ".inst 0x4e89a45a // smmla v26.4s, v2.16b, v9.16b\n" "ldr q9, [x28, #0xb0]\n" + "add x23, x23, #0x10\n" ".inst 0x4e8aa416 // smmla v22.4s, v0.16b, v10.16b\n" ".inst 0x4e8aa45e // smmla v30.4s, v2.16b, v10.16b\n" "ldr q10, [x28, #0xc0]\n" + "add x22, x22, #0x10\n" ".inst 0x4e84a413 // smmla v19.4s, v0.16b, v4.16b\n" ".inst 0x4e84a45b // smmla v27.4s, v2.16b, v4.16b\n" "ldr q4, [x28, #0xd0]\n" @@ -1035,43 +1033,42 @@ void a64_hybrid_s8qa_mmla_4x16 ( ".inst 0x4e8f942b // sdot v11.4s, v1.16b, v15.16b\n" ".inst 0x4e8f946d // sdot v13.4s, v3.16b, v15.16b\n" "74:" // Height 3: Multiply loop: unique 10: skip row sum + "prfm pldl1keep, [x24, #0x80]\n" "prfm pldl1keep, [x23, #0x80]\n" "prfm pldl1keep, [x22, #0x80]\n" - "prfm pldl1keep, [x21, #0x80]\n" "75:" // Height 3: Multiply loop: Main loop skip - "cbz x24, 84f\n" - "cmp x24, #0x8\n" + "cbz x25, 84f\n" + "cmp x25, #0x8\n" "blt 78f\n" "76:" // Height 3: Multiply loop: Odd block loop - "movi v7.16b, #0x0\n" - "ldr d1, [x23], #0x8\n" - "ldr d2, [x22], #0x8\n" + "ldr d1, [x24], #0x8\n" + "ldr d2, [x23], #0x8\n" "trn1 v0.2d, v1.2d, v2.2d\n" - "ldr d3, [x21], #0x8\n" + "ldr d3, [x22], #0x8\n" "trn1 v2.2d, v3.2d, v7.2d\n" "tbnz %x[flags], #31, 77f\n" ".inst 0x4e8f940b // sdot v11.4s, v0.16b, v15.16b\n" ".inst 0x4e8f944d // sdot v13.4s, v2.16b, v15.16b\n" "77:" // Height 3: Multiply loop: unique 11: skip row sum "ldr q8, [x28, #0x0]\n" - ".inst 0x4e88a410 // smmla v16.4s, v0.16b, v8.16b\n" "ldr q9, [x28, #0x10]\n" - "sub x24, x24, #0x8\n" + ".inst 0x4e88a410 // smmla v16.4s, v0.16b, v8.16b\n" ".inst 0x4e88a458 // smmla v24.4s, v2.16b, v8.16b\n" "ldr q10, [x28, #0x20]\n" - "cmp x24, #0x8\n" - ".inst 0x4e89a414 // smmla v20.4s, v0.16b, v9.16b\n" "ldr q4, [x28, #0x30]\n" - ".inst 0x4e89a45c // smmla v28.4s, v2.16b, v9.16b\n" + "sub x25, x25, #0x8\n" + "cmp x25, #0x8\n" "ldr q5, [x28, #0x40]\n" - ".inst 0x4e8aa411 // smmla v17.4s, v0.16b, v10.16b\n" "ldr q6, [x28, #0x50]\n" - ".inst 0x4e8aa459 // smmla v25.4s, v2.16b, v10.16b\n" + ".inst 0x4e89a414 // smmla v20.4s, v0.16b, v9.16b\n" + ".inst 0x4e89a45c // smmla v28.4s, v2.16b, v9.16b\n" "ldr q7, [x28, #0x60]\n" "ldr q8, [x28, #0x70]\n" + ".inst 0x4e8aa411 // smmla v17.4s, v0.16b, v10.16b\n" + ".inst 0x4e8aa459 // smmla v25.4s, v2.16b, v10.16b\n" ".inst 0x4e84a415 // smmla v21.4s, v0.16b, v4.16b\n" - "add x28, x28, #0x80\n" ".inst 0x4e84a45d // smmla v29.4s, v2.16b, v4.16b\n" + "add x28, x28, #0x80\n" ".inst 0x4e85a412 // smmla v18.4s, v0.16b, v5.16b\n" ".inst 0x4e85a45a // smmla v26.4s, v2.16b, v5.16b\n" ".inst 0x4e86a416 // smmla v22.4s, v0.16b, v6.16b\n" @@ -1081,43 +1078,42 @@ void a64_hybrid_s8qa_mmla_4x16 ( ".inst 0x4e88a417 // smmla v23.4s, v0.16b, v8.16b\n" ".inst 0x4e88a45f // smmla v31.4s, v2.16b, v8.16b\n" "bge 76b\n" - "cbz x24, 84f\n" "78:" // Height 3: Multiply loop: Skip odd blocks - "tbz x24, #2, 80f\n" - "ldr s1, [x23], #0x4\n" - "ldr s2, [x22], #0x4\n" - "ldr s3, [x21], #0x4\n" - "tbz x24, #1, 79f\n" - "ld1 { v1.h }[2], [x23], #0x2\n" - "ld1 { v2.h }[2], [x22], #0x2\n" - "ld1 { v3.h }[2], [x21], #0x2\n" - "tbz x24, #0, 82f\n" - "ld1 { v1.b }[6], [x23]\n" - "ld1 { v2.b }[6], [x22]\n" - "ld1 { v3.b }[6], [x21]\n" + "cbz x25, 84f\n" + "tbz x25, #2, 80f\n" + "ldr s1, [x24], #0x4\n" + "ldr s2, [x23], #0x4\n" + "ldr s3, [x22], #0x4\n" + "tbz x25, #1, 79f\n" + "ld1 { v1.h }[2], [x24], #0x2\n" + "ld1 { v2.h }[2], [x23], #0x2\n" + "ld1 { v3.h }[2], [x22], #0x2\n" + "tbz x25, #0, 82f\n" + "ld1 { v1.b }[6], [x24]\n" + "ld1 { v2.b }[6], [x23]\n" + "ld1 { v3.b }[6], [x22]\n" "b 82f\n" "79:" // Height 3: Multiply loop: Ragged operand read: partial_1_4 - "tbz x24, #0, 82f\n" - "ld1 { v1.b }[4], [x23]\n" - "ld1 { v2.b }[4], [x22]\n" - "ld1 { v3.b }[4], [x21]\n" + "tbz x25, #0, 82f\n" + "ld1 { v1.b }[4], [x24]\n" + "ld1 { v2.b }[4], [x23]\n" + "ld1 { v3.b }[4], [x22]\n" "b 82f\n" "80:" // Height 3: Multiply loop: Ragged operand read: partial_2_0 - "tbz x24, #1, 81f\n" - "ldr h1, [x23], #0x2\n" - "ldr h2, [x22], #0x2\n" - "ldr h3, [x21], #0x2\n" - "tbz x24, #0, 82f\n" - "ld1 { v1.b }[2], [x23]\n" - "ld1 { v2.b }[2], [x22]\n" - "ld1 { v3.b }[2], [x21]\n" + "tbz x25, #1, 81f\n" + "ldr h1, [x24], #0x2\n" + "ldr h2, [x23], #0x2\n" + "ldr h3, [x22], #0x2\n" + "tbz x25, #0, 82f\n" + "ld1 { v1.b }[2], [x24]\n" + "ld1 { v2.b }[2], [x23]\n" + "ld1 { v3.b }[2], [x22]\n" "b 82f\n" "81:" // Height 3: Multiply loop: Ragged operand read: partial_1_0 - "ldr b1, [x23, #0x0]\n" - "ldr b2, [x22, #0x0]\n" - "ldr b3, [x21, #0x0]\n" + "ldr b1, [x24, #0x0]\n" + "ldr b2, [x23, #0x0]\n" + "ldr b3, [x22, #0x0]\n" "82:" // Height 3: Multiply loop: Ragged operand read: Done - "movi v9.16b, #0x0\n" "trn1 v0.2d, v1.2d, v2.2d\n" "trn1 v2.2d, v3.2d, v9.2d\n" "tbnz %x[flags], #31, 83f\n" @@ -1125,24 +1121,24 @@ void a64_hybrid_s8qa_mmla_4x16 ( ".inst 0x4e8f944d // sdot v13.4s, v2.16b, v15.16b\n" "83:" // Height 3: Multiply loop: unique 12: skip row sum "ldr q10, [x28, #0x0]\n" - ".inst 0x4e8aa410 // smmla v16.4s, v0.16b, v10.16b\n" "ldr q4, [x28, #0x10]\n" + ".inst 0x4e8aa410 // smmla v16.4s, v0.16b, v10.16b\n" ".inst 0x4e8aa458 // smmla v24.4s, v2.16b, v10.16b\n" "ldr q5, [x28, #0x20]\n" "ldr q6, [x28, #0x30]\n" ".inst 0x4e84a414 // smmla v20.4s, v0.16b, v4.16b\n" - "ldr q7, [x28, #0x40]\n" ".inst 0x4e84a45c // smmla v28.4s, v2.16b, v4.16b\n" + "ldr q7, [x28, #0x40]\n" "ldr q8, [x28, #0x50]\n" ".inst 0x4e85a411 // smmla v17.4s, v0.16b, v5.16b\n" - "ldr q9, [x28, #0x60]\n" ".inst 0x4e85a459 // smmla v25.4s, v2.16b, v5.16b\n" + "ldr q9, [x28, #0x60]\n" "ldr q10, [x28, #0x70]\n" - "add x28, x28, #0x80\n" ".inst 0x4e86a415 // smmla v21.4s, v0.16b, v6.16b\n" ".inst 0x4e86a45d // smmla v29.4s, v2.16b, v6.16b\n" ".inst 0x4e87a412 // smmla v18.4s, v0.16b, v7.16b\n" ".inst 0x4e87a45a // smmla v26.4s, v2.16b, v7.16b\n" + "add x28, x28, #0x80\n" ".inst 0x4e88a416 // smmla v22.4s, v0.16b, v8.16b\n" ".inst 0x4e88a45e // smmla v30.4s, v2.16b, v8.16b\n" ".inst 0x4e89a413 // smmla v19.4s, v0.16b, v9.16b\n" @@ -1150,21 +1146,21 @@ void a64_hybrid_s8qa_mmla_4x16 ( ".inst 0x4e8aa417 // smmla v23.4s, v0.16b, v10.16b\n" ".inst 0x4e8aa45f // smmla v31.4s, v2.16b, v10.16b\n" "84:" // Height 3: Multiply loop: No odd multiplies - "ldr w19, [%x[args_ptr], %[offsetof_num_strings]]\n" - "add x25, x25, #0x1\n" - "cmp x25, x19\n" + "ldr w20, [%x[args_ptr], %[offsetof_num_strings]]\n" + "add x26, x26, #0x1\n" + "cmp x26, x20\n" "bne 68b\n" + "ldr x20, [%x[args_ptr], %[offsetof_output_offset]]\n" "uzp1 v4.2d, v16.2d, v20.2d\n" - "ldr x19, [%x[args_ptr], %[offsetof_output_offset]]\n" + "add x22, x27, x20\n" + "add x21, x22, x20\n" "uzp2 v16.2d, v16.2d, v20.2d\n" - "prfm pstl1keep, [x26, #0x0]\n" - "add x21, x26, x19\n" "uzp1 v20.2d, v17.2d, v21.2d\n" - "prfm pstl1keep, [x21, #0x0]\n" + "prfm pstl1keep, [x27, #0x0]\n" + "prfm pstl1keep, [x22, #0x0]\n" "uzp2 v17.2d, v17.2d, v21.2d\n" - "add x20, x21, x19\n" "uzp1 v21.2d, v18.2d, v22.2d\n" - "prfm pstl1keep, [x20, #0x0]\n" + "prfm pstl1keep, [x21, #0x0]\n" "uzp2 v18.2d, v18.2d, v22.2d\n" "uzp1 v22.2d, v19.2d, v23.2d\n" "uzp2 v19.2d, v19.2d, v23.2d\n" @@ -1174,37 +1170,37 @@ void a64_hybrid_s8qa_mmla_4x16 ( "uzp1 v27.2d, v27.2d, v31.2d\n" "mov v31.16b, v4.16b\n" "tbnz %x[flags], #31, 85f\n" + "add x23, %x[qp], %[b_offset]\n" + "ld1r { v3.4s }, [x23]\n" "addp v11.4s, v11.4s, v11.4s\n" - "add x22, %x[qp], %[b_offset]\n" - "ld1r { v3.4s }, [x22]\n" "addp v13.4s, v13.4s, v13.4s\n" + "neg v3.4s, v3.4s\n" "dup v12.4s, v11.s[3]\n" "dup v11.4s, v11.s[0]\n" - "neg v3.4s, v3.4s\n" "dup v13.4s, v13.s[0]\n" "mul v11.4s, v11.4s, v3.4s\n" "mul v12.4s, v12.4s, v3.4s\n" "mul v13.4s, v13.4s, v3.4s\n" "85:" // Height 3: skip row sum fixup + "ldr q0, [x10, #0x0]\n" + "ldr q1, [x10, #0x10]\n" "add v31.4s, v31.4s, v11.4s\n" - "ldr q0, [x27, #0x0]\n" - "orr %x[flags], %x[flags], #0x80000000\n" "add v20.4s, v20.4s, v11.4s\n" - "ldr q1, [x27, #0x10]\n" - "add x23, %x[qp], %[per_layer_right_shift]\n" + "ldr q2, [x10, #0x20]\n" + "ldr q3, [x10, #0x30]\n" "add v21.4s, v21.4s, v11.4s\n" - "ldr q2, [x27, #0x20]\n" - "add x22, %x[qp], %[per_layer_mul]\n" "add v22.4s, v22.4s, v11.4s\n" - "ldr q3, [x27, #0x30]\n" - "add x27, x27, #0x40\n" "add v16.4s, v16.4s, v12.4s\n" - "ld1r { v4.4s }, [x22]\n" "add v17.4s, v17.4s, v12.4s\n" + "add x23, %x[qp], %[per_layer_mul]\n" + "ld1r { v4.4s }, [x23]\n" "add v18.4s, v18.4s, v12.4s\n" "add v19.4s, v19.4s, v12.4s\n" + "orr %x[flags], %x[flags], #0x80000000\n" + "add x23, %x[qp], %[per_layer_right_shift]\n" "add v24.4s, v24.4s, v13.4s\n" "add v25.4s, v25.4s, v13.4s\n" + "add x10, x10, #0x40\n" "add v26.4s, v26.4s, v13.4s\n" "add v27.4s, v27.4s, v13.4s\n" "add v31.4s, v31.4s, v0.4s\n" @@ -1236,98 +1232,98 @@ void a64_hybrid_s8qa_mmla_4x16 ( "and v4.16b, v31.16b, v0.16b\n" "and v5.16b, v20.16b, v0.16b\n" "and v6.16b, v21.16b, v0.16b\n" + "and v7.16b, v22.16b, v0.16b\n" + "and v8.16b, v16.16b, v0.16b\n" "sshr v4.4s, v4.4s, #0x1f\n" "sshr v5.4s, v5.4s, #0x1f\n" "sshr v6.4s, v6.4s, #0x1f\n" + "sshr v7.4s, v7.4s, #0x1f\n" + "sshr v8.4s, v8.4s, #0x1f\n" "sqadd v31.4s, v31.4s, v4.4s\n" "sqadd v20.4s, v20.4s, v5.4s\n" "sqadd v21.4s, v21.4s, v6.4s\n" - "and v7.16b, v22.16b, v0.16b\n" - "and v8.16b, v16.16b, v0.16b\n" - "and v9.16b, v17.16b, v0.16b\n" - "sshr v7.4s, v7.4s, #0x1f\n" - "sshr v8.4s, v8.4s, #0x1f\n" - "sshr v9.4s, v9.4s, #0x1f\n" "sqadd v22.4s, v22.4s, v7.4s\n" "sqadd v16.4s, v16.4s, v8.4s\n" - "sqadd v17.4s, v17.4s, v9.4s\n" + "and v9.16b, v17.16b, v0.16b\n" "and v10.16b, v18.16b, v0.16b\n" "and v4.16b, v19.16b, v0.16b\n" "and v5.16b, v24.16b, v0.16b\n" - "sshr v10.4s, v10.4s, #0x1f\n" - "sshr v4.4s, v4.4s, #0x1f\n" - "sshr v5.4s, v5.4s, #0x1f\n" - "sqadd v18.4s, v18.4s, v10.4s\n" - "sqadd v19.4s, v19.4s, v4.4s\n" - "sqadd v24.4s, v24.4s, v5.4s\n" "and v6.16b, v25.16b, v0.16b\n" "and v7.16b, v26.16b, v0.16b\n" "and v8.16b, v27.16b, v0.16b\n" + "sshr v9.4s, v9.4s, #0x1f\n" + "sshr v10.4s, v10.4s, #0x1f\n" + "sshr v4.4s, v4.4s, #0x1f\n" + "sshr v5.4s, v5.4s, #0x1f\n" "sshr v6.4s, v6.4s, #0x1f\n" "sshr v7.4s, v7.4s, #0x1f\n" "sshr v8.4s, v8.4s, #0x1f\n" + "sqadd v17.4s, v17.4s, v9.4s\n" + "sqadd v18.4s, v18.4s, v10.4s\n" + "sqadd v19.4s, v19.4s, v4.4s\n" + "sqadd v24.4s, v24.4s, v5.4s\n" "sqadd v25.4s, v25.4s, v6.4s\n" "sqadd v26.4s, v26.4s, v7.4s\n" "sqadd v27.4s, v27.4s, v8.4s\n" "86:" // Height 3: no shift correction + "add x23, %x[qp], %[c_offset]\n" + "ld1r { v4.4s }, [x23]\n" "srshl v31.4s, v31.4s, v0.4s\n" - "add x22, %x[qp], %[c_offset]\n" - "ld1r { v4.4s }, [x22]\n" "srshl v20.4s, v20.4s, v0.4s\n" - "add x22, %x[qp], %[minval]\n" "srshl v21.4s, v21.4s, v0.4s\n" - "ld1r { v5.4s }, [x22]\n" - "add x22, %x[qp], %[maxval]\n" "srshl v22.4s, v22.4s, v0.4s\n" - "ld1r { v6.4s }, [x22]\n" - "cmp x9, #0x10\n" + "add x23, %x[qp], %[maxval]\n" + "ld1r { v6.4s }, [x23]\n" "srshl v16.4s, v16.4s, v0.4s\n" "srshl v17.4s, v17.4s, v0.4s\n" + "add x23, %x[qp], %[minval]\n" + "ld1r { v5.4s }, [x23]\n" + "srshl v18.4s, v18.4s, v0.4s\n" + "srshl v19.4s, v19.4s, v0.4s\n" + "cmp x9, #0x10\n" + "srshl v24.4s, v24.4s, v0.4s\n" + "srshl v25.4s, v25.4s, v0.4s\n" + "srshl v26.4s, v26.4s, v0.4s\n" + "srshl v27.4s, v27.4s, v0.4s\n" "add v31.4s, v31.4s, v4.4s\n" "add v20.4s, v20.4s, v4.4s\n" "add v21.4s, v21.4s, v4.4s\n" - "smin v31.4s, v31.4s, v6.4s\n" - "smin v20.4s, v20.4s, v6.4s\n" - "smin v21.4s, v21.4s, v6.4s\n" - "smax v31.4s, v31.4s, v5.4s\n" - "smax v20.4s, v20.4s, v5.4s\n" - "smax v21.4s, v21.4s, v5.4s\n" "add v22.4s, v22.4s, v4.4s\n" "add v16.4s, v16.4s, v4.4s\n" "add v17.4s, v17.4s, v4.4s\n" - "smin v22.4s, v22.4s, v6.4s\n" - "smin v16.4s, v16.4s, v6.4s\n" - "smin v17.4s, v17.4s, v6.4s\n" - "smax v22.4s, v22.4s, v5.4s\n" - "smax v16.4s, v16.4s, v5.4s\n" - "smax v17.4s, v17.4s, v5.4s\n" - "srshl v18.4s, v18.4s, v0.4s\n" - "srshl v19.4s, v19.4s, v0.4s\n" - "srshl v24.4s, v24.4s, v0.4s\n" - "srshl v25.4s, v25.4s, v0.4s\n" "add v18.4s, v18.4s, v4.4s\n" "add v19.4s, v19.4s, v4.4s\n" "add v24.4s, v24.4s, v4.4s\n" + "add v25.4s, v25.4s, v4.4s\n" + "add v26.4s, v26.4s, v4.4s\n" + "add v27.4s, v27.4s, v4.4s\n" + "smin v31.4s, v31.4s, v6.4s\n" + "smin v20.4s, v20.4s, v6.4s\n" + "smin v21.4s, v21.4s, v6.4s\n" + "smin v22.4s, v22.4s, v6.4s\n" + "smin v16.4s, v16.4s, v6.4s\n" + "smin v17.4s, v17.4s, v6.4s\n" "smin v18.4s, v18.4s, v6.4s\n" "smin v19.4s, v19.4s, v6.4s\n" "smin v24.4s, v24.4s, v6.4s\n" + "smin v25.4s, v25.4s, v6.4s\n" + "smin v26.4s, v26.4s, v6.4s\n" + "smin v27.4s, v27.4s, v6.4s\n" + "smax v31.4s, v31.4s, v5.4s\n" + "smax v20.4s, v20.4s, v5.4s\n" + "smax v21.4s, v21.4s, v5.4s\n" + "smax v22.4s, v22.4s, v5.4s\n" + "smax v16.4s, v16.4s, v5.4s\n" + "smax v17.4s, v17.4s, v5.4s\n" "smax v18.4s, v18.4s, v5.4s\n" "smax v19.4s, v19.4s, v5.4s\n" "smax v24.4s, v24.4s, v5.4s\n" - "add v25.4s, v25.4s, v4.4s\n" - "srshl v26.4s, v26.4s, v0.4s\n" - "srshl v27.4s, v27.4s, v0.4s\n" - "smin v25.4s, v25.4s, v6.4s\n" - "uzp1 v31.8h, v31.8h, v20.8h\n" - "add v26.4s, v26.4s, v4.4s\n" "smax v25.4s, v25.4s, v5.4s\n" - "add v27.4s, v27.4s, v4.4s\n" - "smin v26.4s, v26.4s, v6.4s\n" - "uzp1 v20.8h, v21.8h, v22.8h\n" - "smin v27.4s, v27.4s, v6.4s\n" "smax v26.4s, v26.4s, v5.4s\n" - "uzp1 v16.8h, v16.8h, v17.8h\n" "smax v27.4s, v27.4s, v5.4s\n" + "uzp1 v31.8h, v31.8h, v20.8h\n" + "uzp1 v20.8h, v21.8h, v22.8h\n" + "uzp1 v16.8h, v16.8h, v17.8h\n" "uzp1 v17.8h, v18.8h, v19.8h\n" "uzp1 v24.8h, v24.8h, v25.8h\n" "uzp1 v25.8h, v26.8h, v27.8h\n" @@ -1336,103 +1332,103 @@ void a64_hybrid_s8qa_mmla_4x16 ( "uzp1 v24.16b, v24.16b, v25.16b\n" "bge 95f\n" "tbz x9, #3, 90f\n" - "str d31, [x26], #0x8\n" - "str d16, [x21], #0x8\n" - "str d24, [x20], #0x8\n" + "str d31, [x27], #0x8\n" + "str d16, [x22], #0x8\n" + "str d24, [x21], #0x8\n" "tbz x9, #2, 88f\n" - "st1 { v31.s }[2], [x26], #0x4\n" - "st1 { v16.s }[2], [x21], #0x4\n" - "st1 { v24.s }[2], [x20], #0x4\n" + "st1 { v31.s }[2], [x27], #0x4\n" + "st1 { v16.s }[2], [x22], #0x4\n" + "st1 { v24.s }[2], [x21], #0x4\n" "tbz x9, #1, 87f\n" - "st1 { v31.h }[6], [x26], #0x2\n" - "st1 { v16.h }[6], [x21], #0x2\n" - "st1 { v24.h }[6], [x20], #0x2\n" + "st1 { v31.h }[6], [x27], #0x2\n" + "st1 { v16.h }[6], [x22], #0x2\n" + "st1 { v24.h }[6], [x21], #0x2\n" "tbz x9, #0, 94f\n" - "st1 { v31.b }[14], [x26]\n" - "st1 { v16.b }[14], [x21]\n" - "st1 { v24.b }[14], [x20]\n" + "st1 { v31.b }[14], [x27]\n" + "st1 { v16.b }[14], [x22]\n" + "st1 { v24.b }[14], [x21]\n" "b 94f\n" "87:" // Height 3: Partial direct writeback: partial_1_12 "tbz x9, #0, 94f\n" - "st1 { v31.b }[12], [x26]\n" - "st1 { v16.b }[12], [x21]\n" - "st1 { v24.b }[12], [x20]\n" + "st1 { v31.b }[12], [x27]\n" + "st1 { v16.b }[12], [x22]\n" + "st1 { v24.b }[12], [x21]\n" "b 94f\n" "88:" // Height 3: Partial direct writeback: partial_2_8 "tbz x9, #1, 89f\n" - "st1 { v31.h }[4], [x26], #0x2\n" - "st1 { v16.h }[4], [x21], #0x2\n" - "st1 { v24.h }[4], [x20], #0x2\n" + "st1 { v31.h }[4], [x27], #0x2\n" + "st1 { v16.h }[4], [x22], #0x2\n" + "st1 { v24.h }[4], [x21], #0x2\n" "tbz x9, #0, 94f\n" - "st1 { v31.b }[10], [x26]\n" - "st1 { v16.b }[10], [x21]\n" - "st1 { v24.b }[10], [x20]\n" + "st1 { v31.b }[10], [x27]\n" + "st1 { v16.b }[10], [x22]\n" + "st1 { v24.b }[10], [x21]\n" "b 94f\n" "89:" // Height 3: Partial direct writeback: partial_1_8 "tbz x9, #0, 94f\n" - "st1 { v31.b }[8], [x26]\n" - "st1 { v16.b }[8], [x21]\n" - "st1 { v24.b }[8], [x20]\n" + "st1 { v31.b }[8], [x27]\n" + "st1 { v16.b }[8], [x22]\n" + "st1 { v24.b }[8], [x21]\n" "b 94f\n" "90:" // Height 3: Partial direct writeback: partial_4_0 "tbz x9, #2, 92f\n" - "str s31, [x26], #0x4\n" - "str s16, [x21], #0x4\n" - "str s24, [x20], #0x4\n" + "str s31, [x27], #0x4\n" + "str s16, [x22], #0x4\n" + "str s24, [x21], #0x4\n" "tbz x9, #1, 91f\n" - "st1 { v31.h }[2], [x26], #0x2\n" - "st1 { v16.h }[2], [x21], #0x2\n" - "st1 { v24.h }[2], [x20], #0x2\n" + "st1 { v31.h }[2], [x27], #0x2\n" + "st1 { v16.h }[2], [x22], #0x2\n" + "st1 { v24.h }[2], [x21], #0x2\n" "tbz x9, #0, 94f\n" - "st1 { v31.b }[6], [x26]\n" - "st1 { v16.b }[6], [x21]\n" - "st1 { v24.b }[6], [x20]\n" + "st1 { v31.b }[6], [x27]\n" + "st1 { v16.b }[6], [x22]\n" + "st1 { v24.b }[6], [x21]\n" "b 94f\n" "91:" // Height 3: Partial direct writeback: partial_1_4 "tbz x9, #0, 94f\n" - "st1 { v31.b }[4], [x26]\n" - "st1 { v16.b }[4], [x21]\n" - "st1 { v24.b }[4], [x20]\n" + "st1 { v31.b }[4], [x27]\n" + "st1 { v16.b }[4], [x22]\n" + "st1 { v24.b }[4], [x21]\n" "b 94f\n" "92:" // Height 3: Partial direct writeback: partial_2_0 "tbz x9, #1, 93f\n" - "str h31, [x26], #0x2\n" - "str h16, [x21], #0x2\n" - "str h24, [x20], #0x2\n" + "str h31, [x27], #0x2\n" + "str h16, [x22], #0x2\n" + "str h24, [x21], #0x2\n" "tbz x9, #0, 94f\n" - "st1 { v31.b }[2], [x26]\n" - "st1 { v16.b }[2], [x21]\n" - "st1 { v24.b }[2], [x20]\n" + "st1 { v31.b }[2], [x27]\n" + "st1 { v16.b }[2], [x22]\n" + "st1 { v24.b }[2], [x21]\n" "b 94f\n" "93:" // Height 3: Partial direct writeback: partial_1_0 - "str b31, [x26, #0x0]\n" - "str b16, [x21, #0x0]\n" - "str b24, [x20, #0x0]\n" + "str b31, [x27, #0x0]\n" + "str b16, [x22, #0x0]\n" + "str b24, [x21, #0x0]\n" "94:" // Height 3: Partial direct writeback: Done "b 96f\n" "95:" // Height 3: Full writeback - "str q31, [x26, #0x0]\n" - "add x26, x26, #0x10\n" - "str q16, [x21, #0x0]\n" - "str q24, [x20, #0x0]\n" + "str q31, [x27, #0x0]\n" + "add x27, x27, #0x10\n" + "str q16, [x22, #0x0]\n" + "str q24, [x21, #0x0]\n" "96:" // Height 3: Writeback done "subs x9, x9, #0x10\n" "bgt 66b\n" "b 130f\n" "97:" // Height 4 + "ldr x21, [%x[args_ptr], %[offsetof_output_offset]]\n" + "mov x20, #0x4\n" + "mov x10, %x[col_bias]\n" "movi v11.4s, #0x0\n" - "ldr x9, [%x[args_ptr], %[offsetof_N]]\n" - "mov x27, %x[col_bias]\n" "movi v12.4s, #0x0\n" - "ldr x28, [%x[args_ptr], %[offsetof_B_ptr]]\n" - "bic %x[flags], %x[flags], #0x80000000\n" "movi v13.4s, #0x0\n" - "ldr x20, [%x[args_ptr], %[offsetof_output_offset]]\n" - "mov x26, %x[output_ptr]\n" + "bic %x[flags], %x[flags], #0x80000000\n" + "ldr x9, [%x[args_ptr], %[offsetof_N]]\n" "movi v14.4s, #0x0\n" - "mov x19, #0x4\n" "movi v15.16b, #0x1\n" - "madd %x[output_ptr], x20, x19, %x[output_ptr]\n" + "ldr x28, [%x[args_ptr], %[offsetof_B_ptr]]\n" + "mov x27, %x[output_ptr]\n" + "madd %x[output_ptr], x21, x20, %x[output_ptr]\n" "98:" // Height 4: Column loop "movi v16.4s, #0x0\n" "movi v17.4s, #0x0\n" @@ -1451,70 +1447,70 @@ void a64_hybrid_s8qa_mmla_4x16 ( "movi v30.4s, #0x0\n" "movi v31.4s, #0x0\n" "99:" // Height 4: setup done - "mov x25, #0x0\n" + "mov x26, #0x0\n" "100:" // Height 4: String loop "ldr x20, [%x[args_ptr], %[offsetof_string_lengths]]\n" - "ldr x19, [%x[args_ptr], %[offsetof_input_offset]]\n" - "ldr w24, [x20, x25, LSL #0x2]\n" + "ldr w25, [x20, x26, LSL #0x2]\n" + "ldr x20, [%x[args_ptr], %[offsetof_input_offset]]\n" "tbz %x[flags], #3, 101f\n" - "ldr x20, [%x[input_ptr], x25, LSL #0x3]\n" - "add x20, x20, x19, LSL #3\n" - "ldr x23, [x20, #0x0]\n" - "ldr x22, [x20, #0x8]\n" - "ldr x21, [x20, #0x10]\n" - "ldr x20, [x20, #0x18]\n" - "cbnz x25, 102f\n" - "ldr x19, [%x[args_ptr], %[offsetof_input_initial_col]]\n" - "add x23, x23, x19\n" - "add x22, x22, x19\n" - "add x21, x21, x19\n" - "add x20, x20, x19\n" + "ldr x21, [%x[input_ptr], x26, LSL #0x3]\n" + "add x21, x21, x20, LSL #3\n" + "ldr x24, [x21, #0x0]\n" + "ldr x23, [x21, #0x8]\n" + "ldr x22, [x21, #0x10]\n" + "ldr x21, [x21, #0x18]\n" + "cbnz x26, 102f\n" + "ldr x20, [%x[args_ptr], %[offsetof_input_initial_col]]\n" + "add x24, x24, x20\n" + "add x23, x23, x20\n" + "add x22, x22, x20\n" + "add x21, x21, x20\n" "b 102f\n" "101:" // Height 4: setup direct input - "mov x23, %x[input_ptr]\n" - "add x22, x23, x19\n" - "add x21, x22, x19\n" - "add x20, x21, x19\n" + "mov x24, %x[input_ptr]\n" + "add x23, x24, x20\n" + "add x22, x23, x20\n" + "add x21, x22, x20\n" "102:" // Height 4: input setup done - "cmp x24, #0x10\n" + "cmp x25, #0x10\n" "blt 107f\n" - "ldr q1, [x23, #0x0]\n" - "ldr q2, [x22, #0x0]\n" - "cmp x24, #0x20\n" + "ldr q1, [x24, #0x0]\n" + "ldr q2, [x23, #0x0]\n" + "cmp x25, #0x20\n" + "ldr q3, [x22, #0x0]\n" + "ldr q4, [x21, #0x0]\n" + "ldr q5, [x28, #0x0]\n" + "ldr q6, [x28, #0x10]\n" + "ldr q7, [x28, #0x20]\n" + "ldr q8, [x28, #0x30]\n" + "ldr q9, [x28, #0x40]\n" + "ldr q10, [x28, #0x50]\n" "blt 105f\n" "103:" // Height 4: Multiply loop: Main loop head "trn1 v0.2d, v1.2d, v2.2d\n" - "ldr q3, [x21, #0x0]\n" - "add x23, x23, #0x10\n" "trn2 v1.2d, v1.2d, v2.2d\n" - "ldr q4, [x20, #0x0]\n" - "add x22, x22, #0x10\n" + ".inst 0x4e85a410 // smmla v16.4s, v0.16b, v5.16b\n" + "add x24, x24, #0x10\n" "trn1 v2.2d, v3.2d, v4.2d\n" - "ldr q5, [x28, #0x0]\n" - "add x21, x21, #0x10\n" "trn2 v3.2d, v3.2d, v4.2d\n" - "ldr q6, [x28, #0x10]\n" - "add x20, x20, #0x10\n" - ".inst 0x4e85a410 // smmla v16.4s, v0.16b, v5.16b\n" - "ldr q7, [x28, #0x20]\n" + "ldr q4, [x28, #0x60]\n" ".inst 0x4e85a458 // smmla v24.4s, v2.16b, v5.16b\n" - "ldr q8, [x28, #0x30]\n" + "ldr q5, [x28, #0x70]\n" ".inst 0x4e86a414 // smmla v20.4s, v0.16b, v6.16b\n" - "ldr q9, [x28, #0x40]\n" ".inst 0x4e86a45c // smmla v28.4s, v2.16b, v6.16b\n" - "ldr q10, [x28, #0x50]\n" - "ldr q4, [x28, #0x60]\n" + "ldr q6, [x28, #0x80]\n" ".inst 0x4e87a411 // smmla v17.4s, v0.16b, v7.16b\n" ".inst 0x4e87a459 // smmla v25.4s, v2.16b, v7.16b\n" - "ldr q5, [x28, #0x70]\n" + "ldr q7, [x28, #0x90]\n" + "add x23, x23, #0x10\n" ".inst 0x4e88a415 // smmla v21.4s, v0.16b, v8.16b\n" - "ldr q6, [x28, #0x80]\n" ".inst 0x4e88a45d // smmla v29.4s, v2.16b, v8.16b\n" - "ldr q7, [x28, #0x90]\n" - ".inst 0x4e89a412 // smmla v18.4s, v0.16b, v9.16b\n" "ldr q8, [x28, #0xa0]\n" + "add x22, x22, #0x10\n" + ".inst 0x4e89a412 // smmla v18.4s, v0.16b, v9.16b\n" ".inst 0x4e89a45a // smmla v26.4s, v2.16b, v9.16b\n" "ldr q9, [x28, #0xb0]\n" + "add x21, x21, #0x10\n" ".inst 0x4e8aa416 // smmla v22.4s, v0.16b, v10.16b\n" ".inst 0x4e8aa45e // smmla v30.4s, v2.16b, v10.16b\n" "ldr q10, [x28, #0xc0]\n" @@ -1548,52 +1544,52 @@ void a64_hybrid_s8qa_mmla_4x16 ( ".inst 0x4e8f942b // sdot v11.4s, v1.16b, v15.16b\n" ".inst 0x4e8f946d // sdot v13.4s, v3.16b, v15.16b\n" "104:" // Height 4: Multiply loop: unique 13: skip row sum + "ldr q1, [x24, #0x0]\n" + "ldr q2, [x23, #0x0]\n" + "sub x25, x25, #0x10\n" + "cmp x25, #0x20\n" + "ldr q3, [x22, #0x0]\n" + "ldr q4, [x21, #0x0]\n" + "ldr q5, [x28, #0x0]\n" + "ldr q6, [x28, #0x10]\n" + "ldr q7, [x28, #0x20]\n" + "ldr q8, [x28, #0x30]\n" + "ldr q9, [x28, #0x40]\n" + "ldr q10, [x28, #0x50]\n" + "prfm pldl1keep, [x24, #0x80]\n" "prfm pldl1keep, [x23, #0x80]\n" - "sub x24, x24, #0x10\n" "prfm pldl1keep, [x22, #0x80]\n" - "cmp x24, #0x20\n" "prfm pldl1keep, [x21, #0x80]\n" - "prfm pldl1keep, [x20, #0x80]\n" - "ldr q1, [x23, #0x0]\n" - "ldr q2, [x22, #0x0]\n" "bge 103b\n" "105:" // Height 4: Multiply loop: Single iteration only "trn1 v0.2d, v1.2d, v2.2d\n" - "ldr q3, [x21, #0x0]\n" - "sub x24, x24, #0x10\n" "trn2 v1.2d, v1.2d, v2.2d\n" - "ldr q4, [x20, #0x0]\n" - "add x23, x23, #0x10\n" + ".inst 0x4e85a410 // smmla v16.4s, v0.16b, v5.16b\n" + "sub x25, x25, #0x10\n" "trn1 v2.2d, v3.2d, v4.2d\n" - "ldr q5, [x28, #0x0]\n" - "add x22, x22, #0x10\n" "trn2 v3.2d, v3.2d, v4.2d\n" - "ldr q6, [x28, #0x10]\n" - "add x21, x21, #0x10\n" - ".inst 0x4e85a410 // smmla v16.4s, v0.16b, v5.16b\n" - "ldr q7, [x28, #0x20]\n" - "add x20, x20, #0x10\n" + "ldr q4, [x28, #0x60]\n" ".inst 0x4e85a458 // smmla v24.4s, v2.16b, v5.16b\n" - "ldr q8, [x28, #0x30]\n" + "ldr q5, [x28, #0x70]\n" ".inst 0x4e86a414 // smmla v20.4s, v0.16b, v6.16b\n" - "ldr q9, [x28, #0x40]\n" ".inst 0x4e86a45c // smmla v28.4s, v2.16b, v6.16b\n" - "ldr q10, [x28, #0x50]\n" - "ldr q4, [x28, #0x60]\n" + "ldr q6, [x28, #0x80]\n" ".inst 0x4e87a411 // smmla v17.4s, v0.16b, v7.16b\n" ".inst 0x4e87a459 // smmla v25.4s, v2.16b, v7.16b\n" - "ldr q5, [x28, #0x70]\n" + "ldr q7, [x28, #0x90]\n" + "add x24, x24, #0x10\n" ".inst 0x4e88a415 // smmla v21.4s, v0.16b, v8.16b\n" - "ldr q6, [x28, #0x80]\n" ".inst 0x4e88a45d // smmla v29.4s, v2.16b, v8.16b\n" - "ldr q7, [x28, #0x90]\n" - ".inst 0x4e89a412 // smmla v18.4s, v0.16b, v9.16b\n" "ldr q8, [x28, #0xa0]\n" + "add x23, x23, #0x10\n" + ".inst 0x4e89a412 // smmla v18.4s, v0.16b, v9.16b\n" ".inst 0x4e89a45a // smmla v26.4s, v2.16b, v9.16b\n" "ldr q9, [x28, #0xb0]\n" + "add x22, x22, #0x10\n" ".inst 0x4e8aa416 // smmla v22.4s, v0.16b, v10.16b\n" ".inst 0x4e8aa45e // smmla v30.4s, v2.16b, v10.16b\n" "ldr q10, [x28, #0xc0]\n" + "add x21, x21, #0x10\n" ".inst 0x4e84a413 // smmla v19.4s, v0.16b, v4.16b\n" ".inst 0x4e84a45b // smmla v27.4s, v2.16b, v4.16b\n" "ldr q4, [x28, #0xd0]\n" @@ -1624,44 +1620,44 @@ void a64_hybrid_s8qa_mmla_4x16 ( ".inst 0x4e8f942b // sdot v11.4s, v1.16b, v15.16b\n" ".inst 0x4e8f946d // sdot v13.4s, v3.16b, v15.16b\n" "106:" // Height 4: Multiply loop: unique 14: skip row sum + "prfm pldl1keep, [x24, #0x80]\n" "prfm pldl1keep, [x23, #0x80]\n" "prfm pldl1keep, [x22, #0x80]\n" "prfm pldl1keep, [x21, #0x80]\n" - "prfm pldl1keep, [x20, #0x80]\n" "107:" // Height 4: Multiply loop: Main loop skip - "cbz x24, 116f\n" - "cmp x24, #0x8\n" + "cbz x25, 116f\n" + "cmp x25, #0x8\n" "blt 110f\n" "108:" // Height 4: Multiply loop: Odd block loop - "ldr d1, [x23], #0x8\n" - "ldr d2, [x22], #0x8\n" + "ldr d1, [x24], #0x8\n" + "ldr d2, [x23], #0x8\n" "trn1 v0.2d, v1.2d, v2.2d\n" - "ldr d3, [x21], #0x8\n" - "ldr d7, [x20], #0x8\n" + "ldr d3, [x22], #0x8\n" + "ldr d7, [x21], #0x8\n" "trn1 v2.2d, v3.2d, v7.2d\n" "tbnz %x[flags], #31, 109f\n" ".inst 0x4e8f940b // sdot v11.4s, v0.16b, v15.16b\n" ".inst 0x4e8f944d // sdot v13.4s, v2.16b, v15.16b\n" "109:" // Height 4: Multiply loop: unique 15: skip row sum "ldr q8, [x28, #0x0]\n" - ".inst 0x4e88a410 // smmla v16.4s, v0.16b, v8.16b\n" "ldr q9, [x28, #0x10]\n" - "sub x24, x24, #0x8\n" + ".inst 0x4e88a410 // smmla v16.4s, v0.16b, v8.16b\n" ".inst 0x4e88a458 // smmla v24.4s, v2.16b, v8.16b\n" "ldr q10, [x28, #0x20]\n" - "cmp x24, #0x8\n" - ".inst 0x4e89a414 // smmla v20.4s, v0.16b, v9.16b\n" "ldr q4, [x28, #0x30]\n" - ".inst 0x4e89a45c // smmla v28.4s, v2.16b, v9.16b\n" + "sub x25, x25, #0x8\n" + "cmp x25, #0x8\n" "ldr q5, [x28, #0x40]\n" - ".inst 0x4e8aa411 // smmla v17.4s, v0.16b, v10.16b\n" "ldr q6, [x28, #0x50]\n" - ".inst 0x4e8aa459 // smmla v25.4s, v2.16b, v10.16b\n" + ".inst 0x4e89a414 // smmla v20.4s, v0.16b, v9.16b\n" + ".inst 0x4e89a45c // smmla v28.4s, v2.16b, v9.16b\n" "ldr q7, [x28, #0x60]\n" "ldr q8, [x28, #0x70]\n" + ".inst 0x4e8aa411 // smmla v17.4s, v0.16b, v10.16b\n" + ".inst 0x4e8aa459 // smmla v25.4s, v2.16b, v10.16b\n" ".inst 0x4e84a415 // smmla v21.4s, v0.16b, v4.16b\n" - "add x28, x28, #0x80\n" ".inst 0x4e84a45d // smmla v29.4s, v2.16b, v4.16b\n" + "add x28, x28, #0x80\n" ".inst 0x4e85a412 // smmla v18.4s, v0.16b, v5.16b\n" ".inst 0x4e85a45a // smmla v26.4s, v2.16b, v5.16b\n" ".inst 0x4e86a416 // smmla v22.4s, v0.16b, v6.16b\n" @@ -1671,48 +1667,48 @@ void a64_hybrid_s8qa_mmla_4x16 ( ".inst 0x4e88a417 // smmla v23.4s, v0.16b, v8.16b\n" ".inst 0x4e88a45f // smmla v31.4s, v2.16b, v8.16b\n" "bge 108b\n" - "cbz x24, 116f\n" "110:" // Height 4: Multiply loop: Skip odd blocks - "tbz x24, #2, 112f\n" - "ldr s1, [x23], #0x4\n" - "ldr s2, [x22], #0x4\n" - "ldr s3, [x21], #0x4\n" - "ldr s9, [x20], #0x4\n" - "tbz x24, #1, 111f\n" - "ld1 { v1.h }[2], [x23], #0x2\n" - "ld1 { v2.h }[2], [x22], #0x2\n" - "ld1 { v3.h }[2], [x21], #0x2\n" - "ld1 { v9.h }[2], [x20], #0x2\n" - "tbz x24, #0, 114f\n" - "ld1 { v1.b }[6], [x23]\n" - "ld1 { v2.b }[6], [x22]\n" - "ld1 { v3.b }[6], [x21]\n" - "ld1 { v9.b }[6], [x20]\n" + "cbz x25, 116f\n" + "tbz x25, #2, 112f\n" + "ldr s1, [x24], #0x4\n" + "ldr s2, [x23], #0x4\n" + "ldr s3, [x22], #0x4\n" + "ldr s9, [x21], #0x4\n" + "tbz x25, #1, 111f\n" + "ld1 { v1.h }[2], [x24], #0x2\n" + "ld1 { v2.h }[2], [x23], #0x2\n" + "ld1 { v3.h }[2], [x22], #0x2\n" + "ld1 { v9.h }[2], [x21], #0x2\n" + "tbz x25, #0, 114f\n" + "ld1 { v1.b }[6], [x24]\n" + "ld1 { v2.b }[6], [x23]\n" + "ld1 { v3.b }[6], [x22]\n" + "ld1 { v9.b }[6], [x21]\n" "b 114f\n" "111:" // Height 4: Multiply loop: Ragged operand read: partial_1_4 - "tbz x24, #0, 114f\n" - "ld1 { v1.b }[4], [x23]\n" - "ld1 { v2.b }[4], [x22]\n" - "ld1 { v3.b }[4], [x21]\n" - "ld1 { v9.b }[4], [x20]\n" + "tbz x25, #0, 114f\n" + "ld1 { v1.b }[4], [x24]\n" + "ld1 { v2.b }[4], [x23]\n" + "ld1 { v3.b }[4], [x22]\n" + "ld1 { v9.b }[4], [x21]\n" "b 114f\n" "112:" // Height 4: Multiply loop: Ragged operand read: partial_2_0 - "tbz x24, #1, 113f\n" - "ldr h1, [x23], #0x2\n" - "ldr h2, [x22], #0x2\n" - "ldr h3, [x21], #0x2\n" - "ldr h9, [x20], #0x2\n" - "tbz x24, #0, 114f\n" - "ld1 { v1.b }[2], [x23]\n" - "ld1 { v2.b }[2], [x22]\n" - "ld1 { v3.b }[2], [x21]\n" - "ld1 { v9.b }[2], [x20]\n" + "tbz x25, #1, 113f\n" + "ldr h1, [x24], #0x2\n" + "ldr h2, [x23], #0x2\n" + "ldr h3, [x22], #0x2\n" + "ldr h9, [x21], #0x2\n" + "tbz x25, #0, 114f\n" + "ld1 { v1.b }[2], [x24]\n" + "ld1 { v2.b }[2], [x23]\n" + "ld1 { v3.b }[2], [x22]\n" + "ld1 { v9.b }[2], [x21]\n" "b 114f\n" "113:" // Height 4: Multiply loop: Ragged operand read: partial_1_0 - "ldr b1, [x23, #0x0]\n" - "ldr b2, [x22, #0x0]\n" - "ldr b3, [x21, #0x0]\n" - "ldr b9, [x20, #0x0]\n" + "ldr b1, [x24, #0x0]\n" + "ldr b2, [x23, #0x0]\n" + "ldr b3, [x22, #0x0]\n" + "ldr b9, [x21, #0x0]\n" "114:" // Height 4: Multiply loop: Ragged operand read: Done "trn1 v0.2d, v1.2d, v2.2d\n" "trn1 v2.2d, v3.2d, v9.2d\n" @@ -1721,24 +1717,24 @@ void a64_hybrid_s8qa_mmla_4x16 ( ".inst 0x4e8f944d // sdot v13.4s, v2.16b, v15.16b\n" "115:" // Height 4: Multiply loop: unique 16: skip row sum "ldr q10, [x28, #0x0]\n" - ".inst 0x4e8aa410 // smmla v16.4s, v0.16b, v10.16b\n" "ldr q4, [x28, #0x10]\n" + ".inst 0x4e8aa410 // smmla v16.4s, v0.16b, v10.16b\n" ".inst 0x4e8aa458 // smmla v24.4s, v2.16b, v10.16b\n" "ldr q5, [x28, #0x20]\n" "ldr q6, [x28, #0x30]\n" ".inst 0x4e84a414 // smmla v20.4s, v0.16b, v4.16b\n" - "ldr q7, [x28, #0x40]\n" ".inst 0x4e84a45c // smmla v28.4s, v2.16b, v4.16b\n" + "ldr q7, [x28, #0x40]\n" "ldr q8, [x28, #0x50]\n" ".inst 0x4e85a411 // smmla v17.4s, v0.16b, v5.16b\n" - "ldr q9, [x28, #0x60]\n" ".inst 0x4e85a459 // smmla v25.4s, v2.16b, v5.16b\n" + "ldr q9, [x28, #0x60]\n" "ldr q10, [x28, #0x70]\n" - "add x28, x28, #0x80\n" ".inst 0x4e86a415 // smmla v21.4s, v0.16b, v6.16b\n" ".inst 0x4e86a45d // smmla v29.4s, v2.16b, v6.16b\n" ".inst 0x4e87a412 // smmla v18.4s, v0.16b, v7.16b\n" ".inst 0x4e87a45a // smmla v26.4s, v2.16b, v7.16b\n" + "add x28, x28, #0x80\n" ".inst 0x4e88a416 // smmla v22.4s, v0.16b, v8.16b\n" ".inst 0x4e88a45e // smmla v30.4s, v2.16b, v8.16b\n" ".inst 0x4e89a413 // smmla v19.4s, v0.16b, v9.16b\n" @@ -1746,25 +1742,25 @@ void a64_hybrid_s8qa_mmla_4x16 ( ".inst 0x4e8aa417 // smmla v23.4s, v0.16b, v10.16b\n" ".inst 0x4e8aa45f // smmla v31.4s, v2.16b, v10.16b\n" "116:" // Height 4: Multiply loop: No odd multiplies - "ldr w19, [%x[args_ptr], %[offsetof_num_strings]]\n" - "add x25, x25, #0x1\n" - "cmp x25, x19\n" + "ldr w20, [%x[args_ptr], %[offsetof_num_strings]]\n" + "add x26, x26, #0x1\n" + "cmp x26, x20\n" "bne 100b\n" + "ldr x20, [%x[args_ptr], %[offsetof_output_offset]]\n" "uzp1 v4.2d, v16.2d, v20.2d\n" - "ldr x19, [%x[args_ptr], %[offsetof_output_offset]]\n" + "add x22, x27, x20\n" + "add x21, x22, x20\n" + "add x20, x21, x20\n" "uzp2 v16.2d, v16.2d, v20.2d\n" - "prfm pstl1keep, [x26, #0x0]\n" - "add x21, x26, x19\n" "uzp1 v20.2d, v17.2d, v21.2d\n" - "prfm pstl1keep, [x21, #0x0]\n" + "prfm pstl1keep, [x27, #0x0]\n" "uzp2 v17.2d, v17.2d, v21.2d\n" - "add x20, x21, x19\n" "uzp1 v21.2d, v18.2d, v22.2d\n" - "prfm pstl1keep, [x20, #0x0]\n" - "add x19, x20, x19\n" + "prfm pstl1keep, [x22, #0x0]\n" + "prfm pstl1keep, [x21, #0x0]\n" "uzp2 v18.2d, v18.2d, v22.2d\n" - "prfm pstl1keep, [x19, #0x0]\n" "uzp1 v22.2d, v19.2d, v23.2d\n" + "prfm pstl1keep, [x20, #0x0]\n" "uzp2 v19.2d, v19.2d, v23.2d\n" "uzp1 v23.2d, v24.2d, v28.2d\n" "uzp2 v24.2d, v24.2d, v28.2d\n" @@ -1776,13 +1772,13 @@ void a64_hybrid_s8qa_mmla_4x16 ( "uzp2 v27.2d, v27.2d, v31.2d\n" "mov v31.16b, v4.16b\n" "tbnz %x[flags], #31, 117f\n" + "add x23, %x[qp], %[b_offset]\n" + "ld1r { v4.4s }, [x23]\n" "addp v11.4s, v11.4s, v11.4s\n" - "add x22, %x[qp], %[b_offset]\n" - "ld1r { v4.4s }, [x22]\n" "addp v13.4s, v13.4s, v13.4s\n" + "neg v4.4s, v4.4s\n" "dup v12.4s, v11.s[3]\n" "dup v11.4s, v11.s[0]\n" - "neg v4.4s, v4.4s\n" "dup v14.4s, v13.s[3]\n" "dup v13.4s, v13.s[0]\n" "mul v11.4s, v11.4s, v4.4s\n" @@ -1790,25 +1786,25 @@ void a64_hybrid_s8qa_mmla_4x16 ( "mul v13.4s, v13.4s, v4.4s\n" "mul v14.4s, v14.4s, v4.4s\n" "117:" // Height 4: skip row sum fixup + "ldr q0, [x10, #0x0]\n" + "ldr q1, [x10, #0x10]\n" "add v31.4s, v31.4s, v11.4s\n" - "ldr q0, [x27, #0x0]\n" - "orr %x[flags], %x[flags], #0x80000000\n" "add v20.4s, v20.4s, v11.4s\n" - "ldr q1, [x27, #0x10]\n" - "add x23, %x[qp], %[per_layer_right_shift]\n" + "ldr q2, [x10, #0x20]\n" + "ldr q3, [x10, #0x30]\n" "add v21.4s, v21.4s, v11.4s\n" - "ldr q2, [x27, #0x20]\n" - "add x22, %x[qp], %[per_layer_mul]\n" "add v22.4s, v22.4s, v11.4s\n" - "ldr q3, [x27, #0x30]\n" - "add x27, x27, #0x40\n" "add v16.4s, v16.4s, v12.4s\n" - "ld1r { v4.4s }, [x22]\n" "add v17.4s, v17.4s, v12.4s\n" + "add x23, %x[qp], %[per_layer_mul]\n" + "ld1r { v4.4s }, [x23]\n" "add v18.4s, v18.4s, v12.4s\n" "add v19.4s, v19.4s, v12.4s\n" + "orr %x[flags], %x[flags], #0x80000000\n" + "add x23, %x[qp], %[per_layer_right_shift]\n" "add v23.4s, v23.4s, v13.4s\n" "add v28.4s, v28.4s, v13.4s\n" + "add x10, x10, #0x40\n" "add v29.4s, v29.4s, v13.4s\n" "add v30.4s, v30.4s, v13.4s\n" "add v24.4s, v24.4s, v14.4s\n" @@ -1851,126 +1847,126 @@ void a64_hybrid_s8qa_mmla_4x16 ( "tbz %x[flags], #5, 118f\n" "and v4.16b, v31.16b, v0.16b\n" "and v5.16b, v20.16b, v0.16b\n" - "and v6.16b, v21.16b, v0.16b\n" "sshr v4.4s, v4.4s, #0x1f\n" "sshr v5.4s, v5.4s, #0x1f\n" - "sshr v6.4s, v6.4s, #0x1f\n" "sqadd v31.4s, v31.4s, v4.4s\n" "sqadd v20.4s, v20.4s, v5.4s\n" - "sqadd v21.4s, v21.4s, v6.4s\n" + "and v6.16b, v21.16b, v0.16b\n" "and v7.16b, v22.16b, v0.16b\n" "and v8.16b, v16.16b, v0.16b\n" "and v9.16b, v17.16b, v0.16b\n" - "sshr v7.4s, v7.4s, #0x1f\n" - "sshr v8.4s, v8.4s, #0x1f\n" - "sshr v9.4s, v9.4s, #0x1f\n" - "sqadd v22.4s, v22.4s, v7.4s\n" - "sqadd v16.4s, v16.4s, v8.4s\n" - "sqadd v17.4s, v17.4s, v9.4s\n" "and v10.16b, v18.16b, v0.16b\n" "and v4.16b, v19.16b, v0.16b\n" "and v5.16b, v23.16b, v0.16b\n" + "sshr v6.4s, v6.4s, #0x1f\n" + "sshr v7.4s, v7.4s, #0x1f\n" + "sshr v8.4s, v8.4s, #0x1f\n" + "sshr v9.4s, v9.4s, #0x1f\n" "sshr v10.4s, v10.4s, #0x1f\n" "sshr v4.4s, v4.4s, #0x1f\n" "sshr v5.4s, v5.4s, #0x1f\n" + "sqadd v21.4s, v21.4s, v6.4s\n" + "sqadd v22.4s, v22.4s, v7.4s\n" + "sqadd v16.4s, v16.4s, v8.4s\n" + "sqadd v17.4s, v17.4s, v9.4s\n" "sqadd v18.4s, v18.4s, v10.4s\n" "sqadd v19.4s, v19.4s, v4.4s\n" "sqadd v23.4s, v23.4s, v5.4s\n" "and v6.16b, v28.16b, v0.16b\n" "and v7.16b, v29.16b, v0.16b\n" "and v8.16b, v30.16b, v0.16b\n" - "sshr v6.4s, v6.4s, #0x1f\n" - "sshr v7.4s, v7.4s, #0x1f\n" - "sshr v8.4s, v8.4s, #0x1f\n" - "sqadd v28.4s, v28.4s, v6.4s\n" - "sqadd v29.4s, v29.4s, v7.4s\n" - "sqadd v30.4s, v30.4s, v8.4s\n" "and v9.16b, v24.16b, v0.16b\n" "and v10.16b, v25.16b, v0.16b\n" "and v4.16b, v26.16b, v0.16b\n" + "and v5.16b, v27.16b, v0.16b\n" + "sshr v6.4s, v6.4s, #0x1f\n" + "sshr v7.4s, v7.4s, #0x1f\n" + "sshr v8.4s, v8.4s, #0x1f\n" "sshr v9.4s, v9.4s, #0x1f\n" "sshr v10.4s, v10.4s, #0x1f\n" "sshr v4.4s, v4.4s, #0x1f\n" + "sshr v5.4s, v5.4s, #0x1f\n" + "sqadd v28.4s, v28.4s, v6.4s\n" + "sqadd v29.4s, v29.4s, v7.4s\n" + "sqadd v30.4s, v30.4s, v8.4s\n" "sqadd v24.4s, v24.4s, v9.4s\n" "sqadd v25.4s, v25.4s, v10.4s\n" "sqadd v26.4s, v26.4s, v4.4s\n" - "and v5.16b, v27.16b, v0.16b\n" - "sshr v5.4s, v5.4s, #0x1f\n" "sqadd v27.4s, v27.4s, v5.4s\n" "118:" // Height 4: no shift correction + "add x23, %x[qp], %[c_offset]\n" + "ld1r { v4.4s }, [x23]\n" "srshl v31.4s, v31.4s, v0.4s\n" - "add x22, %x[qp], %[c_offset]\n" - "ld1r { v4.4s }, [x22]\n" "srshl v20.4s, v20.4s, v0.4s\n" - "add x22, %x[qp], %[minval]\n" "srshl v21.4s, v21.4s, v0.4s\n" - "ld1r { v5.4s }, [x22]\n" - "add x22, %x[qp], %[maxval]\n" "srshl v22.4s, v22.4s, v0.4s\n" - "ld1r { v6.4s }, [x22]\n" - "cmp x9, #0x10\n" + "add x23, %x[qp], %[maxval]\n" + "ld1r { v6.4s }, [x23]\n" "srshl v16.4s, v16.4s, v0.4s\n" "srshl v17.4s, v17.4s, v0.4s\n" + "add x23, %x[qp], %[minval]\n" + "ld1r { v5.4s }, [x23]\n" + "srshl v18.4s, v18.4s, v0.4s\n" + "srshl v19.4s, v19.4s, v0.4s\n" + "cmp x9, #0x10\n" + "srshl v23.4s, v23.4s, v0.4s\n" + "srshl v28.4s, v28.4s, v0.4s\n" + "srshl v29.4s, v29.4s, v0.4s\n" + "srshl v30.4s, v30.4s, v0.4s\n" + "srshl v24.4s, v24.4s, v0.4s\n" + "srshl v25.4s, v25.4s, v0.4s\n" + "srshl v26.4s, v26.4s, v0.4s\n" + "srshl v27.4s, v27.4s, v0.4s\n" "add v31.4s, v31.4s, v4.4s\n" "add v20.4s, v20.4s, v4.4s\n" "add v21.4s, v21.4s, v4.4s\n" - "smin v31.4s, v31.4s, v6.4s\n" - "smin v20.4s, v20.4s, v6.4s\n" - "smin v21.4s, v21.4s, v6.4s\n" - "smax v31.4s, v31.4s, v5.4s\n" - "smax v20.4s, v20.4s, v5.4s\n" - "smax v21.4s, v21.4s, v5.4s\n" "add v22.4s, v22.4s, v4.4s\n" "add v16.4s, v16.4s, v4.4s\n" "add v17.4s, v17.4s, v4.4s\n" - "smin v22.4s, v22.4s, v6.4s\n" - "smin v16.4s, v16.4s, v6.4s\n" - "smin v17.4s, v17.4s, v6.4s\n" - "smax v22.4s, v22.4s, v5.4s\n" - "smax v16.4s, v16.4s, v5.4s\n" - "smax v17.4s, v17.4s, v5.4s\n" - "srshl v18.4s, v18.4s, v0.4s\n" - "srshl v19.4s, v19.4s, v0.4s\n" - "srshl v23.4s, v23.4s, v0.4s\n" - "srshl v28.4s, v28.4s, v0.4s\n" "add v18.4s, v18.4s, v4.4s\n" "add v19.4s, v19.4s, v4.4s\n" "add v23.4s, v23.4s, v4.4s\n" + "add v28.4s, v28.4s, v4.4s\n" + "add v29.4s, v29.4s, v4.4s\n" + "add v30.4s, v30.4s, v4.4s\n" + "add v24.4s, v24.4s, v4.4s\n" + "add v25.4s, v25.4s, v4.4s\n" + "add v26.4s, v26.4s, v4.4s\n" + "add v27.4s, v27.4s, v4.4s\n" + "smin v31.4s, v31.4s, v6.4s\n" + "smin v20.4s, v20.4s, v6.4s\n" + "smin v21.4s, v21.4s, v6.4s\n" + "smin v22.4s, v22.4s, v6.4s\n" + "smin v16.4s, v16.4s, v6.4s\n" + "smin v17.4s, v17.4s, v6.4s\n" "smin v18.4s, v18.4s, v6.4s\n" "smin v19.4s, v19.4s, v6.4s\n" "smin v23.4s, v23.4s, v6.4s\n" + "smin v28.4s, v28.4s, v6.4s\n" + "smin v29.4s, v29.4s, v6.4s\n" + "smin v30.4s, v30.4s, v6.4s\n" + "smin v24.4s, v24.4s, v6.4s\n" + "smin v25.4s, v25.4s, v6.4s\n" + "smin v26.4s, v26.4s, v6.4s\n" + "smin v27.4s, v27.4s, v6.4s\n" + "smax v31.4s, v31.4s, v5.4s\n" + "smax v20.4s, v20.4s, v5.4s\n" + "smax v21.4s, v21.4s, v5.4s\n" + "smax v22.4s, v22.4s, v5.4s\n" + "smax v16.4s, v16.4s, v5.4s\n" + "smax v17.4s, v17.4s, v5.4s\n" "smax v18.4s, v18.4s, v5.4s\n" "smax v19.4s, v19.4s, v5.4s\n" "smax v23.4s, v23.4s, v5.4s\n" - "add v28.4s, v28.4s, v4.4s\n" - "srshl v29.4s, v29.4s, v0.4s\n" - "srshl v30.4s, v30.4s, v0.4s\n" - "smin v28.4s, v28.4s, v6.4s\n" - "srshl v24.4s, v24.4s, v0.4s\n" - "add v29.4s, v29.4s, v4.4s\n" "smax v28.4s, v28.4s, v5.4s\n" - "add v30.4s, v30.4s, v4.4s\n" - "smin v29.4s, v29.4s, v6.4s\n" - "add v24.4s, v24.4s, v4.4s\n" - "smin v30.4s, v30.4s, v6.4s\n" "smax v29.4s, v29.4s, v5.4s\n" - "smin v24.4s, v24.4s, v6.4s\n" "smax v30.4s, v30.4s, v5.4s\n" - "srshl v25.4s, v25.4s, v0.4s\n" "smax v24.4s, v24.4s, v5.4s\n" - "srshl v26.4s, v26.4s, v0.4s\n" - "srshl v27.4s, v27.4s, v0.4s\n" - "add v25.4s, v25.4s, v4.4s\n" - "uzp1 v31.8h, v31.8h, v20.8h\n" - "add v26.4s, v26.4s, v4.4s\n" - "smin v25.4s, v25.4s, v6.4s\n" - "add v27.4s, v27.4s, v4.4s\n" - "smin v26.4s, v26.4s, v6.4s\n" "smax v25.4s, v25.4s, v5.4s\n" - "smin v27.4s, v27.4s, v6.4s\n" "smax v26.4s, v26.4s, v5.4s\n" - "uzp1 v20.8h, v21.8h, v22.8h\n" "smax v27.4s, v27.4s, v5.4s\n" + "uzp1 v31.8h, v31.8h, v20.8h\n" + "uzp1 v20.8h, v21.8h, v22.8h\n" "uzp1 v16.8h, v16.8h, v17.8h\n" "uzp1 v17.8h, v18.8h, v19.8h\n" "uzp1 v23.8h, v23.8h, v28.8h\n" @@ -1983,120 +1979,120 @@ void a64_hybrid_s8qa_mmla_4x16 ( "uzp1 v24.16b, v24.16b, v25.16b\n" "bge 127f\n" "tbz x9, #3, 122f\n" - "str d31, [x26], #0x8\n" - "str d16, [x21], #0x8\n" - "str d23, [x20], #0x8\n" - "str d24, [x19], #0x8\n" + "str d31, [x27], #0x8\n" + "str d16, [x22], #0x8\n" + "str d23, [x21], #0x8\n" + "str d24, [x20], #0x8\n" "tbz x9, #2, 120f\n" - "st1 { v31.s }[2], [x26], #0x4\n" - "st1 { v16.s }[2], [x21], #0x4\n" - "st1 { v23.s }[2], [x20], #0x4\n" - "st1 { v24.s }[2], [x19], #0x4\n" + "st1 { v31.s }[2], [x27], #0x4\n" + "st1 { v16.s }[2], [x22], #0x4\n" + "st1 { v23.s }[2], [x21], #0x4\n" + "st1 { v24.s }[2], [x20], #0x4\n" "tbz x9, #1, 119f\n" - "st1 { v31.h }[6], [x26], #0x2\n" - "st1 { v16.h }[6], [x21], #0x2\n" - "st1 { v23.h }[6], [x20], #0x2\n" - "st1 { v24.h }[6], [x19], #0x2\n" + "st1 { v31.h }[6], [x27], #0x2\n" + "st1 { v16.h }[6], [x22], #0x2\n" + "st1 { v23.h }[6], [x21], #0x2\n" + "st1 { v24.h }[6], [x20], #0x2\n" "tbz x9, #0, 126f\n" - "st1 { v31.b }[14], [x26]\n" - "st1 { v16.b }[14], [x21]\n" - "st1 { v23.b }[14], [x20]\n" - "st1 { v24.b }[14], [x19]\n" + "st1 { v31.b }[14], [x27]\n" + "st1 { v16.b }[14], [x22]\n" + "st1 { v23.b }[14], [x21]\n" + "st1 { v24.b }[14], [x20]\n" "b 126f\n" "119:" // Height 4: Partial direct writeback: partial_1_12 "tbz x9, #0, 126f\n" - "st1 { v31.b }[12], [x26]\n" - "st1 { v16.b }[12], [x21]\n" - "st1 { v23.b }[12], [x20]\n" - "st1 { v24.b }[12], [x19]\n" + "st1 { v31.b }[12], [x27]\n" + "st1 { v16.b }[12], [x22]\n" + "st1 { v23.b }[12], [x21]\n" + "st1 { v24.b }[12], [x20]\n" "b 126f\n" "120:" // Height 4: Partial direct writeback: partial_2_8 "tbz x9, #1, 121f\n" - "st1 { v31.h }[4], [x26], #0x2\n" - "st1 { v16.h }[4], [x21], #0x2\n" - "st1 { v23.h }[4], [x20], #0x2\n" - "st1 { v24.h }[4], [x19], #0x2\n" + "st1 { v31.h }[4], [x27], #0x2\n" + "st1 { v16.h }[4], [x22], #0x2\n" + "st1 { v23.h }[4], [x21], #0x2\n" + "st1 { v24.h }[4], [x20], #0x2\n" "tbz x9, #0, 126f\n" - "st1 { v31.b }[10], [x26]\n" - "st1 { v16.b }[10], [x21]\n" - "st1 { v23.b }[10], [x20]\n" - "st1 { v24.b }[10], [x19]\n" + "st1 { v31.b }[10], [x27]\n" + "st1 { v16.b }[10], [x22]\n" + "st1 { v23.b }[10], [x21]\n" + "st1 { v24.b }[10], [x20]\n" "b 126f\n" "121:" // Height 4: Partial direct writeback: partial_1_8 "tbz x9, #0, 126f\n" - "st1 { v31.b }[8], [x26]\n" - "st1 { v16.b }[8], [x21]\n" - "st1 { v23.b }[8], [x20]\n" - "st1 { v24.b }[8], [x19]\n" + "st1 { v31.b }[8], [x27]\n" + "st1 { v16.b }[8], [x22]\n" + "st1 { v23.b }[8], [x21]\n" + "st1 { v24.b }[8], [x20]\n" "b 126f\n" "122:" // Height 4: Partial direct writeback: partial_4_0 "tbz x9, #2, 124f\n" - "str s31, [x26], #0x4\n" - "str s16, [x21], #0x4\n" - "str s23, [x20], #0x4\n" - "str s24, [x19], #0x4\n" + "str s31, [x27], #0x4\n" + "str s16, [x22], #0x4\n" + "str s23, [x21], #0x4\n" + "str s24, [x20], #0x4\n" "tbz x9, #1, 123f\n" - "st1 { v31.h }[2], [x26], #0x2\n" - "st1 { v16.h }[2], [x21], #0x2\n" - "st1 { v23.h }[2], [x20], #0x2\n" - "st1 { v24.h }[2], [x19], #0x2\n" + "st1 { v31.h }[2], [x27], #0x2\n" + "st1 { v16.h }[2], [x22], #0x2\n" + "st1 { v23.h }[2], [x21], #0x2\n" + "st1 { v24.h }[2], [x20], #0x2\n" "tbz x9, #0, 126f\n" - "st1 { v31.b }[6], [x26]\n" - "st1 { v16.b }[6], [x21]\n" - "st1 { v23.b }[6], [x20]\n" - "st1 { v24.b }[6], [x19]\n" + "st1 { v31.b }[6], [x27]\n" + "st1 { v16.b }[6], [x22]\n" + "st1 { v23.b }[6], [x21]\n" + "st1 { v24.b }[6], [x20]\n" "b 126f\n" "123:" // Height 4: Partial direct writeback: partial_1_4 "tbz x9, #0, 126f\n" - "st1 { v31.b }[4], [x26]\n" - "st1 { v16.b }[4], [x21]\n" - "st1 { v23.b }[4], [x20]\n" - "st1 { v24.b }[4], [x19]\n" + "st1 { v31.b }[4], [x27]\n" + "st1 { v16.b }[4], [x22]\n" + "st1 { v23.b }[4], [x21]\n" + "st1 { v24.b }[4], [x20]\n" "b 126f\n" "124:" // Height 4: Partial direct writeback: partial_2_0 "tbz x9, #1, 125f\n" - "str h31, [x26], #0x2\n" - "str h16, [x21], #0x2\n" - "str h23, [x20], #0x2\n" - "str h24, [x19], #0x2\n" + "str h31, [x27], #0x2\n" + "str h16, [x22], #0x2\n" + "str h23, [x21], #0x2\n" + "str h24, [x20], #0x2\n" "tbz x9, #0, 126f\n" - "st1 { v31.b }[2], [x26]\n" - "st1 { v16.b }[2], [x21]\n" - "st1 { v23.b }[2], [x20]\n" - "st1 { v24.b }[2], [x19]\n" + "st1 { v31.b }[2], [x27]\n" + "st1 { v16.b }[2], [x22]\n" + "st1 { v23.b }[2], [x21]\n" + "st1 { v24.b }[2], [x20]\n" "b 126f\n" "125:" // Height 4: Partial direct writeback: partial_1_0 - "str b31, [x26, #0x0]\n" - "str b16, [x21, #0x0]\n" - "str b23, [x20, #0x0]\n" - "str b24, [x19, #0x0]\n" + "str b31, [x27, #0x0]\n" + "str b16, [x22, #0x0]\n" + "str b23, [x21, #0x0]\n" + "str b24, [x20, #0x0]\n" "126:" // Height 4: Partial direct writeback: Done "b 128f\n" "127:" // Height 4: Full writeback - "str q31, [x26, #0x0]\n" - "add x26, x26, #0x10\n" - "str q16, [x21, #0x0]\n" - "str q23, [x20, #0x0]\n" - "str q24, [x19, #0x0]\n" + "str q31, [x27, #0x0]\n" + "add x27, x27, #0x10\n" + "str q16, [x22, #0x0]\n" + "str q23, [x21, #0x0]\n" + "str q24, [x20, #0x0]\n" "128:" // Height 4: Writeback done "subs x9, x9, #0x10\n" "bgt 98b\n" "subs %x[M], %x[M], #0x4\n" "beq 130f\n" - "ldr x20, [%x[args_ptr], %[offsetof_input_offset]]\n" + "ldr x21, [%x[args_ptr], %[offsetof_input_offset]]\n" "tbz %x[flags], #3, 129f\n" - "add x20, x20, #0x4\n" - "str x20, [%x[args_ptr], %[offsetof_input_offset]]\n" + "add x21, x21, #0x4\n" + "str x21, [%x[args_ptr], %[offsetof_input_offset]]\n" "b 1b\n" "129:" // Update direct input - "mov x19, #0x4\n" - "madd %x[input_ptr], x19, x20, %x[input_ptr]\n" + "mov x20, #0x4\n" + "madd %x[input_ptr], x20, x21, %x[input_ptr]\n" "b 1b\n" "130:" // Exit : [M] "+&r" (M), [flags] "+&r" (flags), [input_ptr] "+&r" (input_ptr), [output_ptr] "+&r" (output_ptr) : [args_ptr] "r" (&ka), [b_offset] "I" (offsetof(Requantize32, b_offset)), [c_offset] "I" (offsetof(Requantize32, c_offset)), [col_bias] "r" (col_bias), [maxval] "I" (offsetof(Requantize32, maxval)), [minval] "I" (offsetof(Requantize32, minval)), [offsetof_B_ptr] "I" (offsetof(KernelArgs, B_ptr)), [offsetof_N] "I" (offsetof(KernelArgs, N)), [offsetof_input_initial_col] "I" (offsetof(KernelArgs, input_initial_col)), [offsetof_input_offset] "I" (offsetof(KernelArgs, input_offset)), [offsetof_num_strings] "I" (offsetof(KernelArgs, num_strings)), [offsetof_output_offset] "I" (offsetof(KernelArgs, output_offset)), [offsetof_string_lengths] "I" (offsetof(KernelArgs, string_lengths)), [per_layer_mul] "I" (offsetof(Requantize32, per_layer_mul)), [per_layer_right_shift] "I" (offsetof(Requantize32, per_layer_right_shift)), [qp] "r" (qp) - : "cc", "memory", "v0", "v1", "v2", "v3", "v4", "v5", "v6", "v7", "v8", "v9", "v10", "v11", "v12", "v13", "v14", "v15", "v16", "v17", "v18", "v19", "v20", "v21", "v22", "v23", "v24", "v25", "v26", "v27", "v28", "v29", "v30", "v31", "x9", "x19", "x20", "x21", "x22", "x23", "x24", "x25", "x26", "x27", "x28" + : "cc", "memory", "v0", "v1", "v2", "v3", "v4", "v5", "v6", "v7", "v8", "v9", "v10", "v11", "v12", "v13", "v14", "v15", "v16", "v17", "v18", "v19", "v20", "v21", "v22", "v23", "v24", "v25", "v26", "v27", "v28", "v29", "v30", "v31", "x9", "x10", "x20", "x21", "x22", "x23", "x24", "x25", "x26", "x27", "x28" ); } |