aboutsummaryrefslogtreecommitdiff
path: root/src/core/NEON/kernels/arm_conv/pooling/kernels/a64_s8_nhwc_max_2x2_s1_output2x2_depthfirst/generic.cpp
diff options
context:
space:
mode:
Diffstat (limited to 'src/core/NEON/kernels/arm_conv/pooling/kernels/a64_s8_nhwc_max_2x2_s1_output2x2_depthfirst/generic.cpp')
-rw-r--r--src/core/NEON/kernels/arm_conv/pooling/kernels/a64_s8_nhwc_max_2x2_s1_output2x2_depthfirst/generic.cpp81
1 files changed, 40 insertions, 41 deletions
diff --git a/src/core/NEON/kernels/arm_conv/pooling/kernels/a64_s8_nhwc_max_2x2_s1_output2x2_depthfirst/generic.cpp b/src/core/NEON/kernels/arm_conv/pooling/kernels/a64_s8_nhwc_max_2x2_s1_output2x2_depthfirst/generic.cpp
index e344e14e34..1767e5ce3d 100644
--- a/src/core/NEON/kernels/arm_conv/pooling/kernels/a64_s8_nhwc_max_2x2_s1_output2x2_depthfirst/generic.cpp
+++ b/src/core/NEON/kernels/arm_conv/pooling/kernels/a64_s8_nhwc_max_2x2_s1_output2x2_depthfirst/generic.cpp
@@ -1,5 +1,5 @@
/*
- * Copyright (c) 2021 Arm Limited.
+ * Copyright (c) 2021-2022 Arm Limited.
*
* SPDX-License-Identifier: MIT
*
@@ -63,12 +63,12 @@ void a64_s8_nhwc_max_2x2_s1_output2x2_depthfirst_impl(
__asm__ __volatile__(
"ldr x15, [%x[args], %[offsetof_n_channels]]\n"
- "mov x14, #0x0\n"
"ldr x20, [%x[args], %[offsetof_outptrs]]\n"
- "mov x13, #0x0\n"
- "ldr x19, [%x[args], %[offsetof_inptrs]]\n"
"cmp x15, #0x10\n"
- "ldp x12, x11, [x20, #0x0]\n"
+ "mov x14, #0x0\n"
+ "ldr x19, [%x[args], %[offsetof_inptrs]]\n"
+ "ldp x13, x12, [x20, #0x0]\n"
+ "mov x11, #0x0\n"
"ldp x10, x9, [x20, #0x10]\n"
"ldp x28, x27, [x19, #0x0]\n"
"ldp x26, x25, [x19, #0x10]\n"
@@ -76,12 +76,12 @@ void a64_s8_nhwc_max_2x2_s1_output2x2_depthfirst_impl(
"ldp x22, x21, [x19, #0x30]\n"
"ldr x20, [x19, #0x40]\n"
"blt 3f\n"
- "ldr q30, [x27, x14]\n"
"lsr x19, x15, #0x4\n"
- "ldr q29, [x24, x14]\n"
"sub x15, x15, x19, LSL #4\n"
- "ldr q28, [x21, x14]\n"
+ "ldr q30, [x27, x14]\n"
+ "ldr q29, [x24, x14]\n"
"subs x19, x19, #0x1\n"
+ "ldr q28, [x21, x14]\n"
"ldr q27, [x25, x14]\n"
"ldr q26, [x28, x14]\n"
"ldr q25, [x23, x14]\n"
@@ -92,31 +92,31 @@ void a64_s8_nhwc_max_2x2_s1_output2x2_depthfirst_impl(
"beq 2f\n"
"1:" // Vector: Loop
"smax v21.16b, v30.16b, v29.16b\n"
- "ldr q30, [x27, x14]\n"
- "subs x19, x19, #0x1\n"
"smax v20.16b, v29.16b, v28.16b\n"
- "ldr q29, [x24, x14]\n"
+ "subs x19, x19, #0x1\n"
+ "ldr q30, [x27, x14]\n"
"smax v19.16b, v27.16b, v26.16b\n"
- "ldr q28, [x21, x14]\n"
"smax v18.16b, v25.16b, v24.16b\n"
- "ldr q26, [x28, x14]\n"
+ "ldr q29, [x24, x14]\n"
+ "ldr q28, [x21, x14]\n"
"smax v17.16b, v23.16b, v27.16b\n"
- "ldr q27, [x25, x14]\n"
"smax v16.16b, v25.16b, v22.16b\n"
- "ldr q25, [x23, x14]\n"
+ "ldr q27, [x25, x14]\n"
+ "ldr q26, [x28, x14]\n"
"smax v19.16b, v21.16b, v19.16b\n"
+ "smax v18.16b, v18.16b, v21.16b\n"
+ "ldr q25, [x23, x14]\n"
"ldr q24, [x26, x14]\n"
- "smax v18.16b, v21.16b, v18.16b\n"
- "ldr q23, [x22, x14]\n"
"smax v17.16b, v20.16b, v17.16b\n"
+ "smax v16.16b, v20.16b, v16.16b\n"
+ "ldr q23, [x22, x14]\n"
"ldr q22, [x20, x14]\n"
"add x14, x14, #0x10\n"
- "smax v16.16b, v20.16b, v16.16b\n"
- "str q19, [x12, x13]\n"
- "str q18, [x11, x13]\n"
- "str q17, [x10, x13]\n"
- "str q16, [x9, x13]\n"
- "add x13, x13, #0x10\n"
+ "str q19, [x13, x11]\n"
+ "str q18, [x12, x11]\n"
+ "str q17, [x10, x11]\n"
+ "str q16, [x9, x11]\n"
+ "add x11, x11, #0x10\n"
"bgt 1b\n"
"2:" // Vector: Tail
"smax v21.16b, v30.16b, v29.16b\n"
@@ -126,45 +126,44 @@ void a64_s8_nhwc_max_2x2_s1_output2x2_depthfirst_impl(
"smax v17.16b, v23.16b, v27.16b\n"
"smax v16.16b, v25.16b, v22.16b\n"
"smax v19.16b, v21.16b, v19.16b\n"
- "str q19, [x12, x13]\n"
- "smax v18.16b, v21.16b, v18.16b\n"
+ "smax v18.16b, v18.16b, v21.16b\n"
+ "str q19, [x13, x11]\n"
"smax v17.16b, v20.16b, v17.16b\n"
- "str q18, [x11, x13]\n"
"smax v16.16b, v20.16b, v16.16b\n"
- "str q17, [x10, x13]\n"
- "str q16, [x9, x13]\n"
- "add x13, x13, #0x10\n"
+ "str q18, [x12, x11]\n"
+ "str q17, [x10, x11]\n"
+ "str q16, [x9, x11]\n"
+ "add x11, x11, #0x10\n"
"cbz x15, 4f\n"
"3:" // Oddments
"ldr b30, [x27, x14]\n"
- "subs x15, x15, #0x1\n"
"ldr b29, [x24, x14]\n"
"smax v21.16b, v30.16b, v29.16b\n"
+ "subs x15, x15, #0x1\n"
"ldr b28, [x21, x14]\n"
"ldr b27, [x25, x14]\n"
"smax v20.16b, v29.16b, v28.16b\n"
"ldr b26, [x28, x14]\n"
"ldr b25, [x23, x14]\n"
"smax v19.16b, v27.16b, v26.16b\n"
+ "smax v19.16b, v21.16b, v19.16b\n"
"ldr b24, [x26, x14]\n"
"ldr b23, [x22, x14]\n"
- "smax v19.16b, v21.16b, v19.16b\n"
- "ldr b22, [x20, x14]\n"
- "add x14, x14, #0x1\n"
"smax v18.16b, v25.16b, v24.16b\n"
- "str b19, [x12, x13]\n"
"smax v17.16b, v23.16b, v27.16b\n"
+ "ldr b22, [x20, x14]\n"
"smax v16.16b, v25.16b, v22.16b\n"
- "smax v18.16b, v21.16b, v18.16b\n"
- "str b18, [x11, x13]\n"
+ "add x14, x14, #0x1\n"
+ "smax v18.16b, v18.16b, v21.16b\n"
"smax v17.16b, v20.16b, v17.16b\n"
"smax v16.16b, v20.16b, v16.16b\n"
- "str b17, [x10, x13]\n"
- "str b16, [x9, x13]\n"
- "add x13, x13, #0x1\n"
+ "str b19, [x13, x11]\n"
+ "str b18, [x12, x11]\n"
+ "str b17, [x10, x11]\n"
+ "str b16, [x9, x11]\n"
+ "add x11, x11, #0x1\n"
"bgt 3b\n"
"4:" // End
-
:
: [args] "r" (&args), [offsetof_inptrs] "I" (offsetof(KernelArgs, inptrs)), [offsetof_n_channels] "I" (offsetof(KernelArgs, n_channels)), [offsetof_outptrs] "I" (offsetof(KernelArgs, outptrs))
: "cc", "memory", "v16", "v17", "v18", "v19", "v20", "v21", "v22", "v23", "v24", "v25", "v26", "v27", "v28", "v29", "v30", "x9", "x10", "x11", "x12", "x13", "x14", "x15", "x19", "x20", "x21", "x22", "x23", "x24", "x25", "x26", "x27", "x28"
@@ -173,4 +172,4 @@ void a64_s8_nhwc_max_2x2_s1_output2x2_depthfirst_impl(
} // namespace pooling
} // namespace arm_conv
-#endif // defined(__aarch64__)
+#endif // defined(__aarch64__)