1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
|
//
// Copyright © 2017 Arm Ltd. All rights reserved.
// SPDX-License-Identifier: MIT
//
#pragma once
#include <armnn/Tensor.hpp>
#include <backends/WorkloadInfo.hpp>
namespace armnn
{
class ITensorHandle;
}
template <typename QueueDescriptor>
void AddInputToWorkload(QueueDescriptor& descriptor,
armnn::WorkloadInfo& info,
const armnn::TensorInfo& tensorInfo,
armnn::ITensorHandle* tensorHandle)
{
descriptor.m_Inputs.push_back(tensorHandle);
info.m_InputTensorInfos.push_back(tensorInfo);
}
template <typename QueueDescriptor>
void AddOutputToWorkload(QueueDescriptor& descriptor,
armnn::WorkloadInfo& info,
const armnn::TensorInfo& tensorInfo,
armnn::ITensorHandle* tensorHandle)
{
descriptor.m_Outputs.push_back(tensorHandle);
info.m_OutputTensorInfos.push_back(tensorInfo);
}
template <typename QueueDescriptor>
void SetWorkloadInput(QueueDescriptor& descriptor,
armnn::WorkloadInfo& info,
unsigned int index,
const armnn::TensorInfo& tensorInfo,
armnn::ITensorHandle* tensorHandle)
{
descriptor.m_Inputs[index] = tensorHandle;
info.m_InputTensorInfos[index] = tensorInfo;
}
template <typename QueueDescriptor>
void SetWorkloadOutput(QueueDescriptor& descriptor,
armnn::WorkloadInfo& info,
unsigned int index,
const armnn::TensorInfo& tensorInfo,
armnn::ITensorHandle* tensorHandle)
{
descriptor.m_Outputs[index] = tensorHandle;
info.m_OutputTensorInfos[index] = tensorInfo;
}
|