diff options
author | Georgios Pinitas <georgios.pinitas@arm.com> | 2020-11-02 01:37:17 +0000 |
---|---|---|
committer | Georgios Pinitas <georgios.pinitas@arm.com> | 2020-11-12 15:59:25 +0000 |
commit | c0b6f76561580414f08633a804fc548ccad65659 (patch) | |
tree | 4d46b7f479de04f799e29095392948aeb370c029 /src/core/NEON/kernels/arm_gemm/kernels/sve_interleaved_fp32_mmla_8x3VL/generic.cpp | |
parent | 824061d9910ebb42cbe46b677c0b843db212c9a2 (diff) | |
download | ComputeLibrary-c0b6f76561580414f08633a804fc548ccad65659.tar.gz |
COMPMID-3776: Indirect GEMM
Signed-off-by: Georgios Pinitas <georgios.pinitas@arm.com>
Change-Id: I51a1b0f098bc3a8c408c50c92221e4df3061e12c
Reviewed-on: https://review.mlplatform.org/c/ml/ComputeLibrary/+/4343
Tested-by: Arm Jenkins <bsgcomp@arm.com>
Reviewed-by: Sang-Hoon Park <sang-hoon.park@arm.com>
Reviewed-by: Michele Di Giorgio <michele.digiorgio@arm.com>
Comments-Addressed: Arm Jenkins <bsgcomp@arm.com>
Diffstat (limited to 'src/core/NEON/kernels/arm_gemm/kernels/sve_interleaved_fp32_mmla_8x3VL/generic.cpp')
-rw-r--r-- | src/core/NEON/kernels/arm_gemm/kernels/sve_interleaved_fp32_mmla_8x3VL/generic.cpp | 397 |
1 files changed, 397 insertions, 0 deletions
diff --git a/src/core/NEON/kernels/arm_gemm/kernels/sve_interleaved_fp32_mmla_8x3VL/generic.cpp b/src/core/NEON/kernels/arm_gemm/kernels/sve_interleaved_fp32_mmla_8x3VL/generic.cpp new file mode 100644 index 0000000000..39daf0ff20 --- /dev/null +++ b/src/core/NEON/kernels/arm_gemm/kernels/sve_interleaved_fp32_mmla_8x3VL/generic.cpp @@ -0,0 +1,397 @@ +/* + * Copyright (c) 2019-2020 Arm Limited. + * + * SPDX-License-Identifier: MIT + * + * Permission is hereby granted, free of charge, to any person obtaining a copy + * of this software and associated documentation files (the "Software"), to + * deal in the Software without restriction, including without limitation the + * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or + * sell copies of the Software, and to permit persons to whom the Software is + * furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included in all + * copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE + * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE + * SOFTWARE. + */ +#ifdef __ARM_FEATURE_SVE + + +#include "../../asmlib.hpp" + +namespace arm_gemm { + +void sve_interleaved_fp32_mmla_8x3VL(const float *Apanel, const float *Bpanel, float *Cpanel, int ablocks, int bblocks, int K) { + const float *a_ptr = Apanel; + float *c_ptr = Cpanel; + + K /= 2; + const long loops_count = (K / 2) - 1; + const long tails_count = K % 2; + + for (int yb=0; yb<ablocks; yb++) { + const float *a_ptr0 = a_ptr; + const float *b_ptr = Bpanel; + + for (int xb=0; xb<bblocks; xb++) { + a_ptr = a_ptr0; + long loops = loops_count; + long tails = tails_count; + + __asm __volatile ( + "mov z8.s, #0\n" + "ptrue p0.s\n" + "mov z9.s, #0\n" + "mov z10.s, #0\n" + "mov z11.s, #0\n" + "ld1rqw z0.s, p0/z, [%[a_ptr]]\n" + "mov z12.s, #0\n" + "ld1w z4.s, p0/z, [%[b_ptr]]\n" + "mov z13.s, #0\n" + "ld1rqw z1.s, p0/z, [%[a_ptr], #0x10]\n" + "mov z14.s, #0\n" + "ld1w z5.s, p0/z, [%[b_ptr], #1, MUL VL]\n" + "mov z15.s, #0\n" + "ld1rqw z2.s, p0/z, [%[a_ptr], #0x20]\n" + "mov z16.s, #0\n" + "ld1w z6.s, p0/z, [%[b_ptr], #2, MUL VL]\n" + "mov z17.s, #0\n" + "add %[a_ptr], %[a_ptr], #0x40\n" + "mov z18.s, #0\n" + "addvl %[b_ptr], %[b_ptr], #4\n" + "mov z19.s, #0\n" + "mov z20.s, #0\n" + "mov z21.s, #0\n" + "mov z22.s, #0\n" + "mov z23.s, #0\n" + "mov z24.s, #0\n" + "mov z25.s, #0\n" + "mov z26.s, #0\n" + "mov z27.s, #0\n" + "mov z28.s, #0\n" + "mov z29.s, #0\n" + "mov z30.s, #0\n" + "mov z31.s, #0\n" + "cbz %[loops], 1f\n" + "2:\n" + ".inst 0x64a4e408 // fmmla z8.s, z0.s, z4.s\n" + "ld1w z7.s, p0/z, [%[b_ptr], #-1, MUL VL]\n" + ".inst 0x64a4e42e // fmmla z14.s, z1.s, z4.s\n" + "ld1rqw z3.s, p0/z, [%[a_ptr], #-0x10]\n" + ".inst 0x64a4e454 // fmmla z20.s, z2.s, z4.s\n" + "subs %[loops], %[loops], #0x1\n" + ".inst 0x64a5e409 // fmmla z9.s, z0.s, z5.s\n" + ".inst 0x64a4e47a // fmmla z26.s, z3.s, z4.s\n" + "ld1w z4.s, p0/z, [%[b_ptr]]\n" + ".inst 0x64a5e42f // fmmla z15.s, z1.s, z5.s\n" + ".inst 0x64a5e455 // fmmla z21.s, z2.s, z5.s\n" + ".inst 0x64a5e47b // fmmla z27.s, z3.s, z5.s\n" + "ld1w z5.s, p0/z, [%[b_ptr], #1, MUL VL]\n" + ".inst 0x64a6e40a // fmmla z10.s, z0.s, z6.s\n" + ".inst 0x64a6e430 // fmmla z16.s, z1.s, z6.s\n" + ".inst 0x64a6e456 // fmmla z22.s, z2.s, z6.s\n" + ".inst 0x64a6e47c // fmmla z28.s, z3.s, z6.s\n" + "ld1w z6.s, p0/z, [%[b_ptr], #2, MUL VL]\n" + ".inst 0x64a7e40b // fmmla z11.s, z0.s, z7.s\n" + ".inst 0x64a7e431 // fmmla z17.s, z1.s, z7.s\n" + ".inst 0x64a7e457 // fmmla z23.s, z2.s, z7.s\n" + ".inst 0x64a7e47d // fmmla z29.s, z3.s, z7.s\n" + "ld1w z7.s, p0/z, [%[b_ptr], #3, MUL VL]\n" + ".inst 0x64a4e40c // fmmla z12.s, z0.s, z4.s\n" + ".inst 0x64a4e432 // fmmla z18.s, z1.s, z4.s\n" + ".inst 0x64a4e458 // fmmla z24.s, z2.s, z4.s\n" + ".inst 0x64a4e47e // fmmla z30.s, z3.s, z4.s\n" + "ld1w z4.s, p0/z, [%[b_ptr], #4, MUL VL]\n" + ".inst 0x64a5e40d // fmmla z13.s, z0.s, z5.s\n" + "ld1rqw z0.s, p0/z, [%[a_ptr]]\n" + ".inst 0x64a5e433 // fmmla z19.s, z1.s, z5.s\n" + "ld1rqw z1.s, p0/z, [%[a_ptr], #0x10]\n" + ".inst 0x64a5e459 // fmmla z25.s, z2.s, z5.s\n" + "ld1rqw z2.s, p0/z, [%[a_ptr], #0x20]\n" + ".inst 0x64a5e47f // fmmla z31.s, z3.s, z5.s\n" + "ld1w z5.s, p0/z, [%[b_ptr], #5, MUL VL]\n" + ".inst 0x64a6e408 // fmmla z8.s, z0.s, z6.s\n" + "ld1rqw z3.s, p0/z, [%[a_ptr], #0x30]\n" + ".inst 0x64a6e42e // fmmla z14.s, z1.s, z6.s\n" + "add %[a_ptr], %[a_ptr], #0x80\n" + ".inst 0x64a6e454 // fmmla z20.s, z2.s, z6.s\n" + "addvl %[b_ptr], %[b_ptr], #12\n" + ".inst 0x64a6e47a // fmmla z26.s, z3.s, z6.s\n" + ".inst 0x64a7e409 // fmmla z9.s, z0.s, z7.s\n" + ".inst 0x64a7e42f // fmmla z15.s, z1.s, z7.s\n" + "ld1w z6.s, p0/z, [%[b_ptr], #-6, MUL VL]\n" + ".inst 0x64a7e455 // fmmla z21.s, z2.s, z7.s\n" + ".inst 0x64a7e47b // fmmla z27.s, z3.s, z7.s\n" + "ld1w z7.s, p0/z, [%[b_ptr], #-5, MUL VL]\n" + ".inst 0x64a4e40a // fmmla z10.s, z0.s, z4.s\n" + ".inst 0x64a4e430 // fmmla z16.s, z1.s, z4.s\n" + ".inst 0x64a4e456 // fmmla z22.s, z2.s, z4.s\n" + ".inst 0x64a4e47c // fmmla z28.s, z3.s, z4.s\n" + "ld1w z4.s, p0/z, [%[b_ptr], #-4, MUL VL]\n" + ".inst 0x64a5e40b // fmmla z11.s, z0.s, z5.s\n" + ".inst 0x64a5e431 // fmmla z17.s, z1.s, z5.s\n" + ".inst 0x64a5e457 // fmmla z23.s, z2.s, z5.s\n" + ".inst 0x64a5e47d // fmmla z29.s, z3.s, z5.s\n" + "ld1w z5.s, p0/z, [%[b_ptr], #-3, MUL VL]\n" + ".inst 0x64a6e40c // fmmla z12.s, z0.s, z6.s\n" + ".inst 0x64a6e432 // fmmla z18.s, z1.s, z6.s\n" + ".inst 0x64a6e458 // fmmla z24.s, z2.s, z6.s\n" + ".inst 0x64a6e47e // fmmla z30.s, z3.s, z6.s\n" + "ld1w z6.s, p0/z, [%[b_ptr], #-2, MUL VL]\n" + ".inst 0x64a7e40d // fmmla z13.s, z0.s, z7.s\n" + "ld1rqw z0.s, p0/z, [%[a_ptr], #-0x40]\n" + ".inst 0x64a7e433 // fmmla z19.s, z1.s, z7.s\n" + "ld1rqw z1.s, p0/z, [%[a_ptr], #-0x30]\n" + ".inst 0x64a7e459 // fmmla z25.s, z2.s, z7.s\n" + "ld1rqw z2.s, p0/z, [%[a_ptr], #-0x20]\n" + ".inst 0x64a7e47f // fmmla z31.s, z3.s, z7.s\n" + "b.ne 2b\n" + "1:\n" + "cbz %[tails], 3f\n" + ".inst 0x64a4e408 // fmmla z8.s, z0.s, z4.s\n" + "ld1w z7.s, p0/z, [%[b_ptr], #-1, MUL VL]\n" + ".inst 0x64a4e42e // fmmla z14.s, z1.s, z4.s\n" + "ld1rqw z3.s, p0/z, [%[a_ptr], #-0x10]\n" + ".inst 0x64a4e454 // fmmla z20.s, z2.s, z4.s\n" + ".inst 0x64a5e409 // fmmla z9.s, z0.s, z5.s\n" + ".inst 0x64a5e42f // fmmla z15.s, z1.s, z5.s\n" + ".inst 0x64a4e47a // fmmla z26.s, z3.s, z4.s\n" + "ld1w z4.s, p0/z, [%[b_ptr]]\n" + ".inst 0x64a5e455 // fmmla z21.s, z2.s, z5.s\n" + ".inst 0x64a5e47b // fmmla z27.s, z3.s, z5.s\n" + "ld1w z5.s, p0/z, [%[b_ptr], #1, MUL VL]\n" + ".inst 0x64a6e40a // fmmla z10.s, z0.s, z6.s\n" + ".inst 0x64a6e430 // fmmla z16.s, z1.s, z6.s\n" + ".inst 0x64a6e456 // fmmla z22.s, z2.s, z6.s\n" + ".inst 0x64a6e47c // fmmla z28.s, z3.s, z6.s\n" + "ld1w z6.s, p0/z, [%[b_ptr], #2, MUL VL]\n" + ".inst 0x64a7e40b // fmmla z11.s, z0.s, z7.s\n" + ".inst 0x64a7e431 // fmmla z17.s, z1.s, z7.s\n" + ".inst 0x64a7e457 // fmmla z23.s, z2.s, z7.s\n" + ".inst 0x64a7e47d // fmmla z29.s, z3.s, z7.s\n" + "ld1w z7.s, p0/z, [%[b_ptr], #3, MUL VL]\n" + ".inst 0x64a4e40c // fmmla z12.s, z0.s, z4.s\n" + ".inst 0x64a4e432 // fmmla z18.s, z1.s, z4.s\n" + ".inst 0x64a4e458 // fmmla z24.s, z2.s, z4.s\n" + ".inst 0x64a4e47e // fmmla z30.s, z3.s, z4.s\n" + "ld1w z4.s, p0/z, [%[b_ptr], #4, MUL VL]\n" + ".inst 0x64a5e40d // fmmla z13.s, z0.s, z5.s\n" + "ld1rqw z0.s, p0/z, [%[a_ptr]]\n" + ".inst 0x64a5e433 // fmmla z19.s, z1.s, z5.s\n" + "ld1rqw z1.s, p0/z, [%[a_ptr], #0x10]\n" + ".inst 0x64a5e459 // fmmla z25.s, z2.s, z5.s\n" + "ld1rqw z2.s, p0/z, [%[a_ptr], #0x20]\n" + ".inst 0x64a5e47f // fmmla z31.s, z3.s, z5.s\n" + "ld1w z5.s, p0/z, [%[b_ptr], #5, MUL VL]\n" + ".inst 0x64a6e408 // fmmla z8.s, z0.s, z6.s\n" + "ld1rqw z3.s, p0/z, [%[a_ptr], #0x30]\n" + ".inst 0x64a6e42e // fmmla z14.s, z1.s, z6.s\n" + "add %[a_ptr], %[a_ptr], #0x80\n" + ".inst 0x64a6e454 // fmmla z20.s, z2.s, z6.s\n" + "addvl %[b_ptr], %[b_ptr], #14\n" + ".inst 0x64a6e47a // fmmla z26.s, z3.s, z6.s\n" + ".inst 0x64a7e409 // fmmla z9.s, z0.s, z7.s\n" + ".inst 0x64a7e42f // fmmla z15.s, z1.s, z7.s\n" + "ld1w z6.s, p0/z, [%[b_ptr], #-8, MUL VL]\n" + ".inst 0x64a7e455 // fmmla z21.s, z2.s, z7.s\n" + ".inst 0x64a7e47b // fmmla z27.s, z3.s, z7.s\n" + "ld1w z7.s, p0/z, [%[b_ptr], #-7, MUL VL]\n" + ".inst 0x64a4e40a // fmmla z10.s, z0.s, z4.s\n" + ".inst 0x64a4e430 // fmmla z16.s, z1.s, z4.s\n" + ".inst 0x64a4e456 // fmmla z22.s, z2.s, z4.s\n" + ".inst 0x64a4e47c // fmmla z28.s, z3.s, z4.s\n" + "ld1w z4.s, p0/z, [%[b_ptr], #-6, MUL VL]\n" + ".inst 0x64a5e40b // fmmla z11.s, z0.s, z5.s\n" + ".inst 0x64a5e431 // fmmla z17.s, z1.s, z5.s\n" + ".inst 0x64a5e457 // fmmla z23.s, z2.s, z5.s\n" + ".inst 0x64a5e47d // fmmla z29.s, z3.s, z5.s\n" + "ld1w z5.s, p0/z, [%[b_ptr], #-5, MUL VL]\n" + ".inst 0x64a6e40c // fmmla z12.s, z0.s, z6.s\n" + ".inst 0x64a6e432 // fmmla z18.s, z1.s, z6.s\n" + ".inst 0x64a6e458 // fmmla z24.s, z2.s, z6.s\n" + ".inst 0x64a6e47e // fmmla z30.s, z3.s, z6.s\n" + "ld1w z6.s, p0/z, [%[b_ptr], #-4, MUL VL]\n" + ".inst 0x64a7e40d // fmmla z13.s, z0.s, z7.s\n" + "ld1rqw z0.s, p0/z, [%[a_ptr], #-0x40]\n" + ".inst 0x64a7e433 // fmmla z19.s, z1.s, z7.s\n" + "ld1rqw z1.s, p0/z, [%[a_ptr], #-0x30]\n" + ".inst 0x64a7e459 // fmmla z25.s, z2.s, z7.s\n" + "ld1rqw z2.s, p0/z, [%[a_ptr], #-0x20]\n" + ".inst 0x64a7e47f // fmmla z31.s, z3.s, z7.s\n" + "ld1w z7.s, p0/z, [%[b_ptr], #-3, MUL VL]\n" + ".inst 0x64a4e408 // fmmla z8.s, z0.s, z4.s\n" + "ld1rqw z3.s, p0/z, [%[a_ptr], #-0x10]\n" + ".inst 0x64a4e42e // fmmla z14.s, z1.s, z4.s\n" + ".inst 0x64a4e454 // fmmla z20.s, z2.s, z4.s\n" + ".inst 0x64a5e409 // fmmla z9.s, z0.s, z5.s\n" + ".inst 0x64a4e47a // fmmla z26.s, z3.s, z4.s\n" + "ld1w z4.s, p0/z, [%[b_ptr], #-2, MUL VL]\n" + ".inst 0x64a5e42f // fmmla z15.s, z1.s, z5.s\n" + ".inst 0x64a5e455 // fmmla z21.s, z2.s, z5.s\n" + ".inst 0x64a5e47b // fmmla z27.s, z3.s, z5.s\n" + "ld1w z5.s, p0/z, [%[b_ptr], #-1, MUL VL]\n" + ".inst 0x64a6e40a // fmmla z10.s, z0.s, z6.s\n" + ".inst 0x64a6e430 // fmmla z16.s, z1.s, z6.s\n" + ".inst 0x64a6e456 // fmmla z22.s, z2.s, z6.s\n" + ".inst 0x64a6e47c // fmmla z28.s, z3.s, z6.s\n" + "uzp1 z6.d, z14.d, z15.d\n" + ".inst 0x64a7e40b // fmmla z11.s, z0.s, z7.s\n" + ".inst 0x64a7e431 // fmmla z17.s, z1.s, z7.s\n" + ".inst 0x64a7e457 // fmmla z23.s, z2.s, z7.s\n" + ".inst 0x64a7e47d // fmmla z29.s, z3.s, z7.s\n" + ".inst 0x64a4e40c // fmmla z12.s, z0.s, z4.s\n" + "uzp1 z7.d, z16.d, z17.d\n" + ".inst 0x64a4e432 // fmmla z18.s, z1.s, z4.s\n" + ".inst 0x64a4e458 // fmmla z24.s, z2.s, z4.s\n" + ".inst 0x64a4e47e // fmmla z30.s, z3.s, z4.s\n" + "uzp2 z4.d, z10.d, z11.d\n" + ".inst 0x64a5e40d // fmmla z13.s, z0.s, z5.s\n" + "uzp1 z0.d, z8.d, z9.d\n" + ".inst 0x64a5e433 // fmmla z19.s, z1.s, z5.s\n" + "uzp1 z1.d, z10.d, z11.d\n" + ".inst 0x64a5e459 // fmmla z25.s, z2.s, z5.s\n" + "st1w z0.s, p0, [%[c_ptr]]\n" + "uzp1 z2.d, z12.d, z13.d\n" + "uzp1 z0.d, z18.d, z19.d\n" + ".inst 0x64a5e47f // fmmla z31.s, z3.s, z5.s\n" + "st1w z1.s, p0, [%[c_ptr], #1, MUL VL]\n" + "uzp2 z3.d, z8.d, z9.d\n" + "uzp2 z5.d, z12.d, z13.d\n" + "uzp2 z1.d, z14.d, z15.d\n" + "st1w z2.s, p0, [%[c_ptr], #2, MUL VL]\n" + "b 4f\n" + "3:\n" + ".inst 0x64a4e408 // fmmla z8.s, z0.s, z4.s\n" + "ld1w z7.s, p0/z, [%[b_ptr], #-1, MUL VL]\n" + ".inst 0x64a4e42e // fmmla z14.s, z1.s, z4.s\n" + "ld1rqw z3.s, p0/z, [%[a_ptr], #-0x10]\n" + ".inst 0x64a4e454 // fmmla z20.s, z2.s, z4.s\n" + "add %[a_ptr], %[a_ptr], #0x40\n" + ".inst 0x64a5e409 // fmmla z9.s, z0.s, z5.s\n" + "addvl %[b_ptr], %[b_ptr], #8\n" + ".inst 0x64a4e47a // fmmla z26.s, z3.s, z4.s\n" + ".inst 0x64a5e42f // fmmla z15.s, z1.s, z5.s\n" + ".inst 0x64a5e455 // fmmla z21.s, z2.s, z5.s\n" + "ld1w z4.s, p0/z, [%[b_ptr], #-8, MUL VL]\n" + ".inst 0x64a5e47b // fmmla z27.s, z3.s, z5.s\n" + "ld1w z5.s, p0/z, [%[b_ptr], #-7, MUL VL]\n" + ".inst 0x64a6e40a // fmmla z10.s, z0.s, z6.s\n" + ".inst 0x64a6e430 // fmmla z16.s, z1.s, z6.s\n" + ".inst 0x64a6e456 // fmmla z22.s, z2.s, z6.s\n" + ".inst 0x64a6e47c // fmmla z28.s, z3.s, z6.s\n" + "ld1w z6.s, p0/z, [%[b_ptr], #-6, MUL VL]\n" + ".inst 0x64a7e40b // fmmla z11.s, z0.s, z7.s\n" + ".inst 0x64a7e431 // fmmla z17.s, z1.s, z7.s\n" + ".inst 0x64a7e457 // fmmla z23.s, z2.s, z7.s\n" + ".inst 0x64a7e47d // fmmla z29.s, z3.s, z7.s\n" + "ld1w z7.s, p0/z, [%[b_ptr], #-5, MUL VL]\n" + ".inst 0x64a4e40c // fmmla z12.s, z0.s, z4.s\n" + ".inst 0x64a4e432 // fmmla z18.s, z1.s, z4.s\n" + ".inst 0x64a4e458 // fmmla z24.s, z2.s, z4.s\n" + ".inst 0x64a4e47e // fmmla z30.s, z3.s, z4.s\n" + "ld1w z4.s, p0/z, [%[b_ptr], #-4, MUL VL]\n" + ".inst 0x64a5e40d // fmmla z13.s, z0.s, z5.s\n" + "ld1rqw z0.s, p0/z, [%[a_ptr], #-0x40]\n" + ".inst 0x64a5e433 // fmmla z19.s, z1.s, z5.s\n" + "ld1rqw z1.s, p0/z, [%[a_ptr], #-0x30]\n" + ".inst 0x64a5e459 // fmmla z25.s, z2.s, z5.s\n" + "ld1rqw z2.s, p0/z, [%[a_ptr], #-0x20]\n" + ".inst 0x64a5e47f // fmmla z31.s, z3.s, z5.s\n" + "ld1w z5.s, p0/z, [%[b_ptr], #-3, MUL VL]\n" + ".inst 0x64a6e408 // fmmla z8.s, z0.s, z6.s\n" + "ld1rqw z3.s, p0/z, [%[a_ptr], #-0x10]\n" + ".inst 0x64a6e42e // fmmla z14.s, z1.s, z6.s\n" + ".inst 0x64a6e454 // fmmla z20.s, z2.s, z6.s\n" + ".inst 0x64a7e409 // fmmla z9.s, z0.s, z7.s\n" + ".inst 0x64a6e47a // fmmla z26.s, z3.s, z6.s\n" + "ld1w z6.s, p0/z, [%[b_ptr], #-2, MUL VL]\n" + ".inst 0x64a7e42f // fmmla z15.s, z1.s, z7.s\n" + ".inst 0x64a7e455 // fmmla z21.s, z2.s, z7.s\n" + ".inst 0x64a7e47b // fmmla z27.s, z3.s, z7.s\n" + "ld1w z7.s, p0/z, [%[b_ptr], #-1, MUL VL]\n" + ".inst 0x64a4e40a // fmmla z10.s, z0.s, z4.s\n" + ".inst 0x64a4e430 // fmmla z16.s, z1.s, z4.s\n" + ".inst 0x64a4e456 // fmmla z22.s, z2.s, z4.s\n" + ".inst 0x64a4e47c // fmmla z28.s, z3.s, z4.s\n" + ".inst 0x64a5e40b // fmmla z11.s, z0.s, z5.s\n" + ".inst 0x64a5e431 // fmmla z17.s, z1.s, z5.s\n" + ".inst 0x64a5e457 // fmmla z23.s, z2.s, z5.s\n" + ".inst 0x64a5e47d // fmmla z29.s, z3.s, z5.s\n" + "uzp2 z4.d, z10.d, z11.d\n" + ".inst 0x64a6e40c // fmmla z12.s, z0.s, z6.s\n" + ".inst 0x64a6e432 // fmmla z18.s, z1.s, z6.s\n" + ".inst 0x64a6e458 // fmmla z24.s, z2.s, z6.s\n" + ".inst 0x64a6e47e // fmmla z30.s, z3.s, z6.s\n" + "uzp1 z6.d, z14.d, z15.d\n" + ".inst 0x64a7e40d // fmmla z13.s, z0.s, z7.s\n" + "uzp1 z0.d, z8.d, z9.d\n" + ".inst 0x64a7e433 // fmmla z19.s, z1.s, z7.s\n" + "uzp1 z1.d, z10.d, z11.d\n" + "uzp2 z5.d, z12.d, z13.d\n" + "st1w z0.s, p0, [%[c_ptr]]\n" + ".inst 0x64a7e459 // fmmla z25.s, z2.s, z7.s\n" + "uzp1 z2.d, z12.d, z13.d\n" + "uzp1 z0.d, z18.d, z19.d\n" + "st1w z1.s, p0, [%[c_ptr], #1, MUL VL]\n" + "uzp2 z1.d, z14.d, z15.d\n" + ".inst 0x64a7e47f // fmmla z31.s, z3.s, z7.s\n" + "uzp2 z3.d, z8.d, z9.d\n" + "st1w z2.s, p0, [%[c_ptr], #2, MUL VL]\n" + "uzp1 z7.d, z16.d, z17.d\n" + "4:\n" + "uzp2 z2.d, z16.d, z17.d\n" + "st1w z3.s, p0, [%[c_ptr], #3, MUL VL]\n" + "uzp2 z3.d, z18.d, z19.d\n" + "st1w z4.s, p0, [%[c_ptr], #4, MUL VL]\n" + "uzp1 z4.d, z20.d, z21.d\n" + "st1w z5.s, p0, [%[c_ptr], #5, MUL VL]\n" + "uzp1 z5.d, z22.d, z23.d\n" + "st1w z6.s, p0, [%[c_ptr], #6, MUL VL]\n" + "uzp1 z6.d, z24.d, z25.d\n" + "st1w z7.s, p0, [%[c_ptr], #7, MUL VL]\n" + "addvl %[c_ptr], %[c_ptr], #16\n" + "uzp2 z7.d, z20.d, z21.d\n" + "st1w z0.s, p0, [%[c_ptr], #-8, MUL VL]\n" + "uzp2 z0.d, z22.d, z23.d\n" + "st1w z1.s, p0, [%[c_ptr], #-7, MUL VL]\n" + "uzp2 z1.d, z24.d, z25.d\n" + "st1w z2.s, p0, [%[c_ptr], #-6, MUL VL]\n" + "uzp1 z2.d, z26.d, z27.d\n" + "st1w z3.s, p0, [%[c_ptr], #-5, MUL VL]\n" + "uzp1 z3.d, z28.d, z29.d\n" + "st1w z4.s, p0, [%[c_ptr], #-4, MUL VL]\n" + "uzp1 z4.d, z30.d, z31.d\n" + "st1w z5.s, p0, [%[c_ptr], #-3, MUL VL]\n" + "uzp2 z5.d, z26.d, z27.d\n" + "st1w z6.s, p0, [%[c_ptr], #-2, MUL VL]\n" + "uzp2 z6.d, z28.d, z29.d\n" + "st1w z7.s, p0, [%[c_ptr], #-1, MUL VL]\n" + "uzp2 z7.d, z30.d, z31.d\n" + "st1w z0.s, p0, [%[c_ptr]]\n" + "st1w z1.s, p0, [%[c_ptr], #1, MUL VL]\n" + "st1w z2.s, p0, [%[c_ptr], #2, MUL VL]\n" + "st1w z3.s, p0, [%[c_ptr], #3, MUL VL]\n" + "st1w z4.s, p0, [%[c_ptr], #4, MUL VL]\n" + "st1w z5.s, p0, [%[c_ptr], #5, MUL VL]\n" + "st1w z6.s, p0, [%[c_ptr], #6, MUL VL]\n" + "st1w z7.s, p0, [%[c_ptr], #7, MUL VL]\n" + "addvl %[c_ptr], %[c_ptr], #8\n" + : [a_ptr] "+r" (a_ptr), [b_ptr] "+r" (b_ptr), [c_ptr] "+r" (c_ptr), + [loops] "+r" (loops), [tails] "+r" (tails) + : + : "z0", "z1", "z2", "z3", "z4", "z5", "z6", "z7", "z8", "z9", "z10", "z11", "z12", "z13", "z14", "z15", "z16", "z17", "z18", "z19", "z20", "z21", "z22", "z23", "z24", "z25", "z26", "z27", "z28", "z29", "z30", "z31", "cc", "memory" + ); + } + } +} + +} // namespace arm_gemm + +#endif // __ARM_FEATURE_SVE |